stm32f0xx_ll_rcc.h 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_ll_rcc.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC LL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. /* Define to prevent recursive inclusion -------------------------------------*/
  18. #ifndef __STM32F0xx_LL_RCC_H
  19. #define __STM32F0xx_LL_RCC_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /* Includes ------------------------------------------------------------------*/
  24. #include "stm32f0xx.h"
  25. /** @addtogroup STM32F0xx_LL_Driver
  26. * @{
  27. */
  28. #if defined(RCC)
  29. /** @defgroup RCC_LL RCC
  30. * @{
  31. */
  32. /* Private types -------------------------------------------------------------*/
  33. /* Private variables ---------------------------------------------------------*/
  34. /* Private constants ---------------------------------------------------------*/
  35. /** @defgroup RCC_LL_Private_Constants RCC Private Constants
  36. * @{
  37. */
  38. /* Defines used for the bit position in the register and perform offsets*/
  39. #define RCC_POSITION_HPRE (uint32_t)4U /*!< field position in register RCC_CFGR */
  40. #define RCC_POSITION_PPRE1 (uint32_t)8U /*!< field position in register RCC_CFGR */
  41. #define RCC_POSITION_PLLMUL (uint32_t)18U /*!< field position in register RCC_CFGR */
  42. #define RCC_POSITION_HSICAL (uint32_t)8U /*!< field position in register RCC_CR */
  43. #define RCC_POSITION_HSITRIM (uint32_t)3U /*!< field position in register RCC_CR */
  44. #define RCC_POSITION_HSI14TRIM (uint32_t)3U /*!< field position in register RCC_CR2 */
  45. #define RCC_POSITION_HSI14CAL (uint32_t)8U /*!< field position in register RCC_CR2 */
  46. #if defined(RCC_HSI48_SUPPORT)
  47. #define RCC_POSITION_HSI48CAL (uint32_t)24U /*!< field position in register RCC_CR2 */
  48. #endif /* RCC_HSI48_SUPPORT */
  49. #define RCC_POSITION_USART1SW (uint32_t)0U /*!< field position in register RCC_CFGR3 */
  50. #define RCC_POSITION_USART2SW (uint32_t)16U /*!< field position in register RCC_CFGR3 */
  51. #define RCC_POSITION_USART3SW (uint32_t)18U /*!< field position in register RCC_CFGR3 */
  52. /**
  53. * @}
  54. */
  55. /* Private macros ------------------------------------------------------------*/
  56. #if defined(USE_FULL_LL_DRIVER)
  57. /** @defgroup RCC_LL_Private_Macros RCC Private Macros
  58. * @{
  59. */
  60. /**
  61. * @}
  62. */
  63. #endif /*USE_FULL_LL_DRIVER*/
  64. /* Exported types ------------------------------------------------------------*/
  65. #if defined(USE_FULL_LL_DRIVER)
  66. /** @defgroup RCC_LL_Exported_Types RCC Exported Types
  67. * @{
  68. */
  69. /** @defgroup LL_ES_CLOCK_FREQ Clocks Frequency Structure
  70. * @{
  71. */
  72. /**
  73. * @brief RCC Clocks Frequency Structure
  74. */
  75. typedef struct
  76. {
  77. uint32_t SYSCLK_Frequency; /*!< SYSCLK clock frequency */
  78. uint32_t HCLK_Frequency; /*!< HCLK clock frequency */
  79. uint32_t PCLK1_Frequency; /*!< PCLK1 clock frequency */
  80. } LL_RCC_ClocksTypeDef;
  81. /**
  82. * @}
  83. */
  84. /**
  85. * @}
  86. */
  87. #endif /* USE_FULL_LL_DRIVER */
  88. /* Exported constants --------------------------------------------------------*/
  89. /** @defgroup RCC_LL_Exported_Constants RCC Exported Constants
  90. * @{
  91. */
  92. /** @defgroup RCC_LL_EC_OSC_VALUES Oscillator Values adaptation
  93. * @brief Defines used to adapt values of different oscillators
  94. * @note These values could be modified in the user environment according to
  95. * HW set-up.
  96. * @{
  97. */
  98. #if !defined (HSE_VALUE)
  99. #define HSE_VALUE 8000000U /*!< Value of the HSE oscillator in Hz */
  100. #endif /* HSE_VALUE */
  101. #if !defined (HSI_VALUE)
  102. #define HSI_VALUE 8000000U /*!< Value of the HSI oscillator in Hz */
  103. #endif /* HSI_VALUE */
  104. #if !defined (LSE_VALUE)
  105. #define LSE_VALUE 32768U /*!< Value of the LSE oscillator in Hz */
  106. #endif /* LSE_VALUE */
  107. #if !defined (LSI_VALUE)
  108. #define LSI_VALUE 32000U /*!< Value of the LSI oscillator in Hz */
  109. #endif /* LSI_VALUE */
  110. #if defined(RCC_HSI48_SUPPORT)
  111. #if !defined (HSI48_VALUE)
  112. #define HSI48_VALUE 48000000U /*!< Value of the HSI48 oscillator in Hz */
  113. #endif /* HSI48_VALUE */
  114. #endif /* RCC_HSI48_SUPPORT */
  115. /**
  116. * @}
  117. */
  118. /** @defgroup RCC_LL_EC_CLEAR_FLAG Clear Flags Defines
  119. * @brief Flags defines which can be used with LL_RCC_WriteReg function
  120. * @{
  121. */
  122. #define LL_RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC /*!< LSI Ready Interrupt Clear */
  123. #define LL_RCC_CIR_LSERDYC RCC_CIR_LSERDYC /*!< LSE Ready Interrupt Clear */
  124. #define LL_RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC /*!< HSI Ready Interrupt Clear */
  125. #define LL_RCC_CIR_HSERDYC RCC_CIR_HSERDYC /*!< HSE Ready Interrupt Clear */
  126. #define LL_RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC /*!< PLL Ready Interrupt Clear */
  127. #define LL_RCC_CIR_HSI14RDYC RCC_CIR_HSI14RDYC /*!< HSI14 Ready Interrupt Clear */
  128. #if defined(RCC_HSI48_SUPPORT)
  129. #define LL_RCC_CIR_HSI48RDYC RCC_CIR_HSI48RDYC /*!< HSI48 Ready Interrupt Clear */
  130. #endif /* RCC_HSI48_SUPPORT */
  131. #define LL_RCC_CIR_CSSC RCC_CIR_CSSC /*!< Clock Security System Interrupt Clear */
  132. /**
  133. * @}
  134. */
  135. /** @defgroup RCC_LL_EC_GET_FLAG Get Flags Defines
  136. * @brief Flags defines which can be used with LL_RCC_ReadReg function
  137. * @{
  138. */
  139. #define LL_RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF /*!< LSI Ready Interrupt flag */
  140. #define LL_RCC_CIR_LSERDYF RCC_CIR_LSERDYF /*!< LSE Ready Interrupt flag */
  141. #define LL_RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF /*!< HSI Ready Interrupt flag */
  142. #define LL_RCC_CIR_HSERDYF RCC_CIR_HSERDYF /*!< HSE Ready Interrupt flag */
  143. #define LL_RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF /*!< PLL Ready Interrupt flag */
  144. #define LL_RCC_CIR_HSI14RDYF RCC_CIR_HSI14RDYF /*!< HSI14 Ready Interrupt flag */
  145. #if defined(RCC_HSI48_SUPPORT)
  146. #define LL_RCC_CIR_HSI48RDYF RCC_CIR_HSI48RDYF /*!< HSI48 Ready Interrupt flag */
  147. #endif /* RCC_HSI48_SUPPORT */
  148. #define LL_RCC_CIR_CSSF RCC_CIR_CSSF /*!< Clock Security System Interrupt flag */
  149. #define LL_RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF /*!< OBL reset flag */
  150. #define LL_RCC_CSR_PINRSTF RCC_CSR_PINRSTF /*!< PIN reset flag */
  151. #define LL_RCC_CSR_PORRSTF RCC_CSR_PORRSTF /*!< POR/PDR reset flag */
  152. #define LL_RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF /*!< Software Reset flag */
  153. #define LL_RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF /*!< Independent Watchdog reset flag */
  154. #define LL_RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF /*!< Window watchdog reset flag */
  155. #define LL_RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF /*!< Low-Power reset flag */
  156. #if defined(RCC_CSR_V18PWRRSTF)
  157. #define LL_RCC_CSR_V18PWRRSTF RCC_CSR_V18PWRRSTF /*!< Reset flag of the 1.8 V domain. */
  158. #endif /* RCC_CSR_V18PWRRSTF */
  159. /**
  160. * @}
  161. */
  162. /** @defgroup RCC_LL_EC_IT IT Defines
  163. * @brief IT defines which can be used with LL_RCC_ReadReg and LL_RCC_WriteReg functions
  164. * @{
  165. */
  166. #define LL_RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE /*!< LSI Ready Interrupt Enable */
  167. #define LL_RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE /*!< LSE Ready Interrupt Enable */
  168. #define LL_RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE /*!< HSI Ready Interrupt Enable */
  169. #define LL_RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE /*!< HSE Ready Interrupt Enable */
  170. #define LL_RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE /*!< PLL Ready Interrupt Enable */
  171. #define LL_RCC_CIR_HSI14RDYIE RCC_CIR_HSI14RDYIE /*!< HSI14 Ready Interrupt Enable */
  172. #if defined(RCC_HSI48_SUPPORT)
  173. #define LL_RCC_CIR_HSI48RDYIE RCC_CIR_HSI48RDYIE /*!< HSI48 Ready Interrupt Enable */
  174. #endif /* RCC_HSI48_SUPPORT */
  175. /**
  176. * @}
  177. */
  178. /** @defgroup RCC_LL_EC_LSEDRIVE LSE oscillator drive capability
  179. * @{
  180. */
  181. #define LL_RCC_LSEDRIVE_LOW ((uint32_t)0x00000000U) /*!< Xtal mode lower driving capability */
  182. #define LL_RCC_LSEDRIVE_MEDIUMLOW RCC_BDCR_LSEDRV_1 /*!< Xtal mode medium low driving capability */
  183. #define LL_RCC_LSEDRIVE_MEDIUMHIGH RCC_BDCR_LSEDRV_0 /*!< Xtal mode medium high driving capability */
  184. #define LL_RCC_LSEDRIVE_HIGH RCC_BDCR_LSEDRV /*!< Xtal mode higher driving capability */
  185. /**
  186. * @}
  187. */
  188. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE System clock switch
  189. * @{
  190. */
  191. #define LL_RCC_SYS_CLKSOURCE_HSI RCC_CFGR_SW_HSI /*!< HSI selection as system clock */
  192. #define LL_RCC_SYS_CLKSOURCE_HSE RCC_CFGR_SW_HSE /*!< HSE selection as system clock */
  193. #define LL_RCC_SYS_CLKSOURCE_PLL RCC_CFGR_SW_PLL /*!< PLL selection as system clock */
  194. #if defined(RCC_CFGR_SW_HSI48)
  195. #define LL_RCC_SYS_CLKSOURCE_HSI48 RCC_CFGR_SW_HSI48 /*!< HSI48 selection as system clock */
  196. #endif /* RCC_CFGR_SW_HSI48 */
  197. /**
  198. * @}
  199. */
  200. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE_STATUS System clock switch status
  201. * @{
  202. */
  203. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  204. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  205. #define LL_RCC_SYS_CLKSOURCE_STATUS_PLL RCC_CFGR_SWS_PLL /*!< PLL used as system clock */
  206. #if defined(RCC_CFGR_SWS_HSI48)
  207. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSI48 RCC_CFGR_SWS_HSI48 /*!< HSI48 used as system clock */
  208. #endif /* RCC_CFGR_SWS_HSI48 */
  209. /**
  210. * @}
  211. */
  212. /** @defgroup RCC_LL_EC_SYSCLK_DIV AHB prescaler
  213. * @{
  214. */
  215. #define LL_RCC_SYSCLK_DIV_1 RCC_CFGR_HPRE_DIV1 /*!< SYSCLK not divided */
  216. #define LL_RCC_SYSCLK_DIV_2 RCC_CFGR_HPRE_DIV2 /*!< SYSCLK divided by 2 */
  217. #define LL_RCC_SYSCLK_DIV_4 RCC_CFGR_HPRE_DIV4 /*!< SYSCLK divided by 4 */
  218. #define LL_RCC_SYSCLK_DIV_8 RCC_CFGR_HPRE_DIV8 /*!< SYSCLK divided by 8 */
  219. #define LL_RCC_SYSCLK_DIV_16 RCC_CFGR_HPRE_DIV16 /*!< SYSCLK divided by 16 */
  220. #define LL_RCC_SYSCLK_DIV_64 RCC_CFGR_HPRE_DIV64 /*!< SYSCLK divided by 64 */
  221. #define LL_RCC_SYSCLK_DIV_128 RCC_CFGR_HPRE_DIV128 /*!< SYSCLK divided by 128 */
  222. #define LL_RCC_SYSCLK_DIV_256 RCC_CFGR_HPRE_DIV256 /*!< SYSCLK divided by 256 */
  223. #define LL_RCC_SYSCLK_DIV_512 RCC_CFGR_HPRE_DIV512 /*!< SYSCLK divided by 512 */
  224. /**
  225. * @}
  226. */
  227. /** @defgroup RCC_LL_EC_APB1_DIV APB low-speed prescaler (APB1)
  228. * @{
  229. */
  230. #define LL_RCC_APB1_DIV_1 RCC_CFGR_PPRE_DIV1 /*!< HCLK not divided */
  231. #define LL_RCC_APB1_DIV_2 RCC_CFGR_PPRE_DIV2 /*!< HCLK divided by 2 */
  232. #define LL_RCC_APB1_DIV_4 RCC_CFGR_PPRE_DIV4 /*!< HCLK divided by 4 */
  233. #define LL_RCC_APB1_DIV_8 RCC_CFGR_PPRE_DIV8 /*!< HCLK divided by 8 */
  234. #define LL_RCC_APB1_DIV_16 RCC_CFGR_PPRE_DIV16 /*!< HCLK divided by 16 */
  235. /**
  236. * @}
  237. */
  238. /** @defgroup RCC_LL_EC_MCO1SOURCE MCO1 SOURCE selection
  239. * @{
  240. */
  241. #define LL_RCC_MCO1SOURCE_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK /*!< MCO output disabled, no clock on MCO */
  242. #define LL_RCC_MCO1SOURCE_HSI14 RCC_CFGR_MCOSEL_HSI14 /*!< HSI14 oscillator clock selected */
  243. #define LL_RCC_MCO1SOURCE_SYSCLK RCC_CFGR_MCOSEL_SYSCLK /*!< SYSCLK selection as MCO source */
  244. #define LL_RCC_MCO1SOURCE_HSI RCC_CFGR_MCOSEL_HSI /*!< HSI selection as MCO source */
  245. #define LL_RCC_MCO1SOURCE_HSE RCC_CFGR_MCOSEL_HSE /*!< HSE selection as MCO source */
  246. #define LL_RCC_MCO1SOURCE_LSI RCC_CFGR_MCOSEL_LSI /*!< LSI selection as MCO source */
  247. #define LL_RCC_MCO1SOURCE_LSE RCC_CFGR_MCOSEL_LSE /*!< LSE selection as MCO source */
  248. #if defined(RCC_CFGR_MCOSEL_HSI48)
  249. #define LL_RCC_MCO1SOURCE_HSI48 RCC_CFGR_MCOSEL_HSI48 /*!< HSI48 selection as MCO source */
  250. #endif /* RCC_CFGR_MCOSEL_HSI48 */
  251. #define LL_RCC_MCO1SOURCE_PLLCLK_DIV_2 RCC_CFGR_MCOSEL_PLL_DIV2 /*!< PLL clock divided by 2*/
  252. #if defined(RCC_CFGR_PLLNODIV)
  253. #define LL_RCC_MCO1SOURCE_PLLCLK (RCC_CFGR_MCOSEL_PLL_DIV2 | RCC_CFGR_PLLNODIV) /*!< PLL clock selected*/
  254. #endif /* RCC_CFGR_PLLNODIV */
  255. /**
  256. * @}
  257. */
  258. /** @defgroup RCC_LL_EC_MCO1_DIV MCO1 prescaler
  259. * @{
  260. */
  261. #define LL_RCC_MCO1_DIV_1 ((uint32_t)0x00000000U)/*!< MCO Clock divided by 1 */
  262. #if defined(RCC_CFGR_MCOPRE)
  263. #define LL_RCC_MCO1_DIV_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO Clock divided by 2 */
  264. #define LL_RCC_MCO1_DIV_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO Clock divided by 4 */
  265. #define LL_RCC_MCO1_DIV_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO Clock divided by 8 */
  266. #define LL_RCC_MCO1_DIV_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO Clock divided by 16 */
  267. #define LL_RCC_MCO1_DIV_32 RCC_CFGR_MCOPRE_DIV32 /*!< MCO Clock divided by 32 */
  268. #define LL_RCC_MCO1_DIV_64 RCC_CFGR_MCOPRE_DIV64 /*!< MCO Clock divided by 64 */
  269. #define LL_RCC_MCO1_DIV_128 RCC_CFGR_MCOPRE_DIV128 /*!< MCO Clock divided by 128 */
  270. #endif /* RCC_CFGR_MCOPRE */
  271. /**
  272. * @}
  273. */
  274. #if defined(USE_FULL_LL_DRIVER)
  275. /** @defgroup RCC_LL_EC_PERIPH_FREQUENCY Peripheral clock frequency
  276. * @{
  277. */
  278. #define LL_RCC_PERIPH_FREQUENCY_NO 0x00000000U /*!< No clock enabled for the peripheral */
  279. #define LL_RCC_PERIPH_FREQUENCY_NA 0xFFFFFFFFU /*!< Frequency cannot be provided as external clock */
  280. /**
  281. * @}
  282. */
  283. #endif /* USE_FULL_LL_DRIVER */
  284. /** @defgroup RCC_LL_EC_USART1_CLKSOURCE Peripheral USART clock source selection
  285. * @{
  286. */
  287. #define LL_RCC_USART1_CLKSOURCE_PCLK1 (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_PCLK) /*!< PCLK1 clock used as USART1 clock source */
  288. #define LL_RCC_USART1_CLKSOURCE_SYSCLK (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_SYSCLK) /*!< System clock selected as USART1 clock source */
  289. #define LL_RCC_USART1_CLKSOURCE_LSE (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_LSE) /*!< LSE oscillator clock used as USART1 clock source */
  290. #define LL_RCC_USART1_CLKSOURCE_HSI (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_HSI) /*!< HSI oscillator clock used as USART1 clock source */
  291. #if defined(RCC_CFGR3_USART2SW)
  292. #define LL_RCC_USART2_CLKSOURCE_PCLK1 (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_PCLK) /*!< PCLK1 clock used as USART2 clock source */
  293. #define LL_RCC_USART2_CLKSOURCE_SYSCLK (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_SYSCLK) /*!< System clock selected as USART2 clock source */
  294. #define LL_RCC_USART2_CLKSOURCE_LSE (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_LSE) /*!< LSE oscillator clock used as USART2 clock source */
  295. #define LL_RCC_USART2_CLKSOURCE_HSI (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_HSI) /*!< HSI oscillator clock used as USART2 clock source */
  296. #endif /* RCC_CFGR3_USART2SW */
  297. #if defined(RCC_CFGR3_USART3SW)
  298. #define LL_RCC_USART3_CLKSOURCE_PCLK1 (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_PCLK) /*!< PCLK1 clock used as USART3 clock source */
  299. #define LL_RCC_USART3_CLKSOURCE_SYSCLK (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_SYSCLK) /*!< System clock selected as USART3 clock source */
  300. #define LL_RCC_USART3_CLKSOURCE_LSE (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_LSE) /*!< LSE oscillator clock used as USART3 clock source */
  301. #define LL_RCC_USART3_CLKSOURCE_HSI (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_HSI) /*!< HSI oscillator clock used as USART3 clock source */
  302. #endif /* RCC_CFGR3_USART3SW */
  303. /**
  304. * @}
  305. */
  306. /** @defgroup RCC_LL_EC_I2C1_CLKSOURCE Peripheral I2C clock source selection
  307. * @{
  308. */
  309. #define LL_RCC_I2C1_CLKSOURCE_HSI RCC_CFGR3_I2C1SW_HSI /*!< HSI oscillator clock used as I2C1 clock source */
  310. #define LL_RCC_I2C1_CLKSOURCE_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK /*!< System clock selected as I2C1 clock source */
  311. /**
  312. * @}
  313. */
  314. #if defined(CEC)
  315. /** @defgroup RCC_LL_EC_CEC_CLKSOURCE Peripheral CEC clock source selection
  316. * @{
  317. */
  318. #define LL_RCC_CEC_CLKSOURCE_HSI_DIV244 RCC_CFGR3_CECSW_HSI_DIV244 /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */
  319. #define LL_RCC_CEC_CLKSOURCE_LSE RCC_CFGR3_CECSW_LSE /*!< LSE clock selected as HDMI CEC entry clock source */
  320. /**
  321. * @}
  322. */
  323. #endif /* CEC */
  324. #if defined(USB)
  325. /** @defgroup RCC_LL_EC_USB_CLKSOURCE Peripheral USB clock source selection
  326. * @{
  327. */
  328. #if defined(RCC_CFGR3_USBSW_HSI48)
  329. #define LL_RCC_USB_CLKSOURCE_HSI48 RCC_CFGR3_USBSW_HSI48 /*!< HSI48 oscillator clock used as USB clock source */
  330. #else
  331. #define LL_RCC_USB_CLKSOURCE_NONE ((uint32_t)0x00000000) /*!< USB Clock disabled */
  332. #endif /*RCC_CFGR3_USBSW_HSI48*/
  333. #define LL_RCC_USB_CLKSOURCE_PLL RCC_CFGR3_USBSW_PLLCLK /*!< PLL selected as USB clock source */
  334. /**
  335. * @}
  336. */
  337. #endif /* USB */
  338. /** @defgroup RCC_LL_EC_USART1 Peripheral USART get clock source
  339. * @{
  340. */
  341. #define LL_RCC_USART1_CLKSOURCE RCC_POSITION_USART1SW /*!< USART1 Clock source selection */
  342. #if defined(RCC_CFGR3_USART2SW)
  343. #define LL_RCC_USART2_CLKSOURCE RCC_POSITION_USART2SW /*!< USART2 Clock source selection */
  344. #endif /* RCC_CFGR3_USART2SW */
  345. #if defined(RCC_CFGR3_USART3SW)
  346. #define LL_RCC_USART3_CLKSOURCE RCC_POSITION_USART3SW /*!< USART3 Clock source selection */
  347. #endif /* RCC_CFGR3_USART3SW */
  348. /**
  349. * @}
  350. */
  351. /** @defgroup RCC_LL_EC_I2C1 Peripheral I2C get clock source
  352. * @{
  353. */
  354. #define LL_RCC_I2C1_CLKSOURCE RCC_CFGR3_I2C1SW /*!< I2C1 Clock source selection */
  355. /**
  356. * @}
  357. */
  358. #if defined(CEC)
  359. /** @defgroup RCC_LL_EC_CEC Peripheral CEC get clock source
  360. * @{
  361. */
  362. #define LL_RCC_CEC_CLKSOURCE RCC_CFGR3_CECSW /*!< CEC Clock source selection */
  363. /**
  364. * @}
  365. */
  366. #endif /* CEC */
  367. #if defined(USB)
  368. /** @defgroup RCC_LL_EC_USB Peripheral USB get clock source
  369. * @{
  370. */
  371. #define LL_RCC_USB_CLKSOURCE RCC_CFGR3_USBSW /*!< USB Clock source selection */
  372. /**
  373. * @}
  374. */
  375. #endif /* USB */
  376. /** @defgroup RCC_LL_EC_RTC_CLKSOURCE RTC clock source selection
  377. * @{
  378. */
  379. #define LL_RCC_RTC_CLKSOURCE_NONE 0x00000000U /*!< No clock used as RTC clock */
  380. #define LL_RCC_RTC_CLKSOURCE_LSE RCC_BDCR_RTCSEL_0 /*!< LSE oscillator clock used as RTC clock */
  381. #define LL_RCC_RTC_CLKSOURCE_LSI RCC_BDCR_RTCSEL_1 /*!< LSI oscillator clock used as RTC clock */
  382. #define LL_RCC_RTC_CLKSOURCE_HSE_DIV32 RCC_BDCR_RTCSEL /*!< HSE oscillator clock divided by 32 used as RTC clock */
  383. /**
  384. * @}
  385. */
  386. /** @defgroup RCC_LL_EC_PLL_MUL PLL Multiplicator factor
  387. * @{
  388. */
  389. #define LL_RCC_PLL_MUL_2 RCC_CFGR_PLLMUL2 /*!< PLL input clock*2 */
  390. #define LL_RCC_PLL_MUL_3 RCC_CFGR_PLLMUL3 /*!< PLL input clock*3 */
  391. #define LL_RCC_PLL_MUL_4 RCC_CFGR_PLLMUL4 /*!< PLL input clock*4 */
  392. #define LL_RCC_PLL_MUL_5 RCC_CFGR_PLLMUL5 /*!< PLL input clock*5 */
  393. #define LL_RCC_PLL_MUL_6 RCC_CFGR_PLLMUL6 /*!< PLL input clock*6 */
  394. #define LL_RCC_PLL_MUL_7 RCC_CFGR_PLLMUL7 /*!< PLL input clock*7 */
  395. #define LL_RCC_PLL_MUL_8 RCC_CFGR_PLLMUL8 /*!< PLL input clock*8 */
  396. #define LL_RCC_PLL_MUL_9 RCC_CFGR_PLLMUL9 /*!< PLL input clock*9 */
  397. #define LL_RCC_PLL_MUL_10 RCC_CFGR_PLLMUL10 /*!< PLL input clock*10 */
  398. #define LL_RCC_PLL_MUL_11 RCC_CFGR_PLLMUL11 /*!< PLL input clock*11 */
  399. #define LL_RCC_PLL_MUL_12 RCC_CFGR_PLLMUL12 /*!< PLL input clock*12 */
  400. #define LL_RCC_PLL_MUL_13 RCC_CFGR_PLLMUL13 /*!< PLL input clock*13 */
  401. #define LL_RCC_PLL_MUL_14 RCC_CFGR_PLLMUL14 /*!< PLL input clock*14 */
  402. #define LL_RCC_PLL_MUL_15 RCC_CFGR_PLLMUL15 /*!< PLL input clock*15 */
  403. #define LL_RCC_PLL_MUL_16 RCC_CFGR_PLLMUL16 /*!< PLL input clock*16 */
  404. /**
  405. * @}
  406. */
  407. /** @defgroup RCC_LL_EC_PLLSOURCE PLL SOURCE
  408. * @{
  409. */
  410. #define LL_RCC_PLLSOURCE_NONE 0x00000000U /*!< No clock selected as main PLL entry clock source */
  411. #define LL_RCC_PLLSOURCE_HSE RCC_CFGR_PLLSRC_HSE_PREDIV /*!< HSE/PREDIV clock selected as PLL entry clock source */
  412. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  413. #define LL_RCC_PLLSOURCE_HSI RCC_CFGR_PLLSRC_HSI_PREDIV /*!< HSI/PREDIV clock selected as PLL entry clock source */
  414. #if defined(RCC_CFGR_SW_HSI48)
  415. #define LL_RCC_PLLSOURCE_HSI48 RCC_CFGR_PLLSRC_HSI48_PREDIV /*!< HSI48/PREDIV clock selected as PLL entry clock source */
  416. #endif /* RCC_CFGR_SW_HSI48 */
  417. #else
  418. #define LL_RCC_PLLSOURCE_HSI_DIV_2 RCC_CFGR_PLLSRC_HSI_DIV2 /*!< HSI clock divided by 2 selected as PLL entry clock source */
  419. #define LL_RCC_PLLSOURCE_HSE_DIV_1 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV1) /*!< HSE clock selected as PLL entry clock source */
  420. #define LL_RCC_PLLSOURCE_HSE_DIV_2 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV2) /*!< HSE/2 clock selected as PLL entry clock source */
  421. #define LL_RCC_PLLSOURCE_HSE_DIV_3 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV3) /*!< HSE/3 clock selected as PLL entry clock source */
  422. #define LL_RCC_PLLSOURCE_HSE_DIV_4 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV4) /*!< HSE/4 clock selected as PLL entry clock source */
  423. #define LL_RCC_PLLSOURCE_HSE_DIV_5 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV5) /*!< HSE/5 clock selected as PLL entry clock source */
  424. #define LL_RCC_PLLSOURCE_HSE_DIV_6 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV6) /*!< HSE/6 clock selected as PLL entry clock source */
  425. #define LL_RCC_PLLSOURCE_HSE_DIV_7 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV7) /*!< HSE/7 clock selected as PLL entry clock source */
  426. #define LL_RCC_PLLSOURCE_HSE_DIV_8 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV8) /*!< HSE/8 clock selected as PLL entry clock source */
  427. #define LL_RCC_PLLSOURCE_HSE_DIV_9 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV9) /*!< HSE/9 clock selected as PLL entry clock source */
  428. #define LL_RCC_PLLSOURCE_HSE_DIV_10 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV10) /*!< HSE/10 clock selected as PLL entry clock source */
  429. #define LL_RCC_PLLSOURCE_HSE_DIV_11 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV11) /*!< HSE/11 clock selected as PLL entry clock source */
  430. #define LL_RCC_PLLSOURCE_HSE_DIV_12 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV12) /*!< HSE/12 clock selected as PLL entry clock source */
  431. #define LL_RCC_PLLSOURCE_HSE_DIV_13 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV13) /*!< HSE/13 clock selected as PLL entry clock source */
  432. #define LL_RCC_PLLSOURCE_HSE_DIV_14 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV14) /*!< HSE/14 clock selected as PLL entry clock source */
  433. #define LL_RCC_PLLSOURCE_HSE_DIV_15 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV15) /*!< HSE/15 clock selected as PLL entry clock source */
  434. #define LL_RCC_PLLSOURCE_HSE_DIV_16 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV16) /*!< HSE/16 clock selected as PLL entry clock source */
  435. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  436. /**
  437. * @}
  438. */
  439. /** @defgroup RCC_LL_EC_PREDIV_DIV PREDIV Division factor
  440. * @{
  441. */
  442. #define LL_RCC_PREDIV_DIV_1 RCC_CFGR2_PREDIV_DIV1 /*!< PREDIV input clock not divided */
  443. #define LL_RCC_PREDIV_DIV_2 RCC_CFGR2_PREDIV_DIV2 /*!< PREDIV input clock divided by 2 */
  444. #define LL_RCC_PREDIV_DIV_3 RCC_CFGR2_PREDIV_DIV3 /*!< PREDIV input clock divided by 3 */
  445. #define LL_RCC_PREDIV_DIV_4 RCC_CFGR2_PREDIV_DIV4 /*!< PREDIV input clock divided by 4 */
  446. #define LL_RCC_PREDIV_DIV_5 RCC_CFGR2_PREDIV_DIV5 /*!< PREDIV input clock divided by 5 */
  447. #define LL_RCC_PREDIV_DIV_6 RCC_CFGR2_PREDIV_DIV6 /*!< PREDIV input clock divided by 6 */
  448. #define LL_RCC_PREDIV_DIV_7 RCC_CFGR2_PREDIV_DIV7 /*!< PREDIV input clock divided by 7 */
  449. #define LL_RCC_PREDIV_DIV_8 RCC_CFGR2_PREDIV_DIV8 /*!< PREDIV input clock divided by 8 */
  450. #define LL_RCC_PREDIV_DIV_9 RCC_CFGR2_PREDIV_DIV9 /*!< PREDIV input clock divided by 9 */
  451. #define LL_RCC_PREDIV_DIV_10 RCC_CFGR2_PREDIV_DIV10 /*!< PREDIV input clock divided by 10 */
  452. #define LL_RCC_PREDIV_DIV_11 RCC_CFGR2_PREDIV_DIV11 /*!< PREDIV input clock divided by 11 */
  453. #define LL_RCC_PREDIV_DIV_12 RCC_CFGR2_PREDIV_DIV12 /*!< PREDIV input clock divided by 12 */
  454. #define LL_RCC_PREDIV_DIV_13 RCC_CFGR2_PREDIV_DIV13 /*!< PREDIV input clock divided by 13 */
  455. #define LL_RCC_PREDIV_DIV_14 RCC_CFGR2_PREDIV_DIV14 /*!< PREDIV input clock divided by 14 */
  456. #define LL_RCC_PREDIV_DIV_15 RCC_CFGR2_PREDIV_DIV15 /*!< PREDIV input clock divided by 15 */
  457. #define LL_RCC_PREDIV_DIV_16 RCC_CFGR2_PREDIV_DIV16 /*!< PREDIV input clock divided by 16 */
  458. /**
  459. * @}
  460. */
  461. /**
  462. * @}
  463. */
  464. /* Exported macro ------------------------------------------------------------*/
  465. /** @defgroup RCC_LL_Exported_Macros RCC Exported Macros
  466. * @{
  467. */
  468. /** @defgroup RCC_LL_EM_WRITE_READ Common Write and read registers Macros
  469. * @{
  470. */
  471. /**
  472. * @brief Write a value in RCC register
  473. * @param __REG__ Register to be written
  474. * @param __VALUE__ Value to be written in the register
  475. * @retval None
  476. */
  477. #define LL_RCC_WriteReg(__REG__, __VALUE__) WRITE_REG(RCC->__REG__, (__VALUE__))
  478. /**
  479. * @brief Read a value in RCC register
  480. * @param __REG__ Register to be read
  481. * @retval Register value
  482. */
  483. #define LL_RCC_ReadReg(__REG__) READ_REG(RCC->__REG__)
  484. /**
  485. * @}
  486. */
  487. /** @defgroup RCC_LL_EM_CALC_FREQ Calculate frequencies
  488. * @{
  489. */
  490. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  491. /**
  492. * @brief Helper macro to calculate the PLLCLK frequency
  493. * @note ex: @ref __LL_RCC_CALC_PLLCLK_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetMultiplicator()
  494. * , @ref LL_RCC_PLL_GetPrediv());
  495. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI/HSI48)
  496. * @param __PLLMUL__ This parameter can be one of the following values:
  497. * @arg @ref LL_RCC_PLL_MUL_2
  498. * @arg @ref LL_RCC_PLL_MUL_3
  499. * @arg @ref LL_RCC_PLL_MUL_4
  500. * @arg @ref LL_RCC_PLL_MUL_5
  501. * @arg @ref LL_RCC_PLL_MUL_6
  502. * @arg @ref LL_RCC_PLL_MUL_7
  503. * @arg @ref LL_RCC_PLL_MUL_8
  504. * @arg @ref LL_RCC_PLL_MUL_9
  505. * @arg @ref LL_RCC_PLL_MUL_10
  506. * @arg @ref LL_RCC_PLL_MUL_11
  507. * @arg @ref LL_RCC_PLL_MUL_12
  508. * @arg @ref LL_RCC_PLL_MUL_13
  509. * @arg @ref LL_RCC_PLL_MUL_14
  510. * @arg @ref LL_RCC_PLL_MUL_15
  511. * @arg @ref LL_RCC_PLL_MUL_16
  512. * @param __PLLPREDIV__ This parameter can be one of the following values:
  513. * @arg @ref LL_RCC_PREDIV_DIV_1
  514. * @arg @ref LL_RCC_PREDIV_DIV_2
  515. * @arg @ref LL_RCC_PREDIV_DIV_3
  516. * @arg @ref LL_RCC_PREDIV_DIV_4
  517. * @arg @ref LL_RCC_PREDIV_DIV_5
  518. * @arg @ref LL_RCC_PREDIV_DIV_6
  519. * @arg @ref LL_RCC_PREDIV_DIV_7
  520. * @arg @ref LL_RCC_PREDIV_DIV_8
  521. * @arg @ref LL_RCC_PREDIV_DIV_9
  522. * @arg @ref LL_RCC_PREDIV_DIV_10
  523. * @arg @ref LL_RCC_PREDIV_DIV_11
  524. * @arg @ref LL_RCC_PREDIV_DIV_12
  525. * @arg @ref LL_RCC_PREDIV_DIV_13
  526. * @arg @ref LL_RCC_PREDIV_DIV_14
  527. * @arg @ref LL_RCC_PREDIV_DIV_15
  528. * @arg @ref LL_RCC_PREDIV_DIV_16
  529. * @retval PLL clock frequency (in Hz)
  530. */
  531. #define __LL_RCC_CALC_PLLCLK_FREQ(__INPUTFREQ__, __PLLMUL__, __PLLPREDIV__) \
  532. (((__INPUTFREQ__) / ((((__PLLPREDIV__) & RCC_CFGR2_PREDIV) + 1U))) * ((((__PLLMUL__) & RCC_CFGR_PLLMUL) >> RCC_POSITION_PLLMUL) + 2U))
  533. #else
  534. /**
  535. * @brief Helper macro to calculate the PLLCLK frequency
  536. * @note ex: @ref __LL_RCC_CALC_PLLCLK_FREQ (HSE_VALUE / (@ref LL_RCC_PLL_GetPrediv () + 1), @ref LL_RCC_PLL_GetMultiplicator());
  537. * @param __INPUTFREQ__ PLL Input frequency (based on HSE div Prediv / HSI div 2)
  538. * @param __PLLMUL__ This parameter can be one of the following values:
  539. * @arg @ref LL_RCC_PLL_MUL_2
  540. * @arg @ref LL_RCC_PLL_MUL_3
  541. * @arg @ref LL_RCC_PLL_MUL_4
  542. * @arg @ref LL_RCC_PLL_MUL_5
  543. * @arg @ref LL_RCC_PLL_MUL_6
  544. * @arg @ref LL_RCC_PLL_MUL_7
  545. * @arg @ref LL_RCC_PLL_MUL_8
  546. * @arg @ref LL_RCC_PLL_MUL_9
  547. * @arg @ref LL_RCC_PLL_MUL_10
  548. * @arg @ref LL_RCC_PLL_MUL_11
  549. * @arg @ref LL_RCC_PLL_MUL_12
  550. * @arg @ref LL_RCC_PLL_MUL_13
  551. * @arg @ref LL_RCC_PLL_MUL_14
  552. * @arg @ref LL_RCC_PLL_MUL_15
  553. * @arg @ref LL_RCC_PLL_MUL_16
  554. * @retval PLL clock frequency (in Hz)
  555. */
  556. #define __LL_RCC_CALC_PLLCLK_FREQ(__INPUTFREQ__, __PLLMUL__) \
  557. ((__INPUTFREQ__) * ((((__PLLMUL__) & RCC_CFGR_PLLMUL) >> RCC_POSITION_PLLMUL) + 2U))
  558. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  559. /**
  560. * @brief Helper macro to calculate the HCLK frequency
  561. * @note: __AHBPRESCALER__ be retrieved by @ref LL_RCC_GetAHBPrescaler
  562. * ex: __LL_RCC_CALC_HCLK_FREQ(LL_RCC_GetAHBPrescaler())
  563. * @param __SYSCLKFREQ__ SYSCLK frequency (based on HSE/HSI/PLLCLK)
  564. * @param __AHBPRESCALER__ This parameter can be one of the following values:
  565. * @arg @ref LL_RCC_SYSCLK_DIV_1
  566. * @arg @ref LL_RCC_SYSCLK_DIV_2
  567. * @arg @ref LL_RCC_SYSCLK_DIV_4
  568. * @arg @ref LL_RCC_SYSCLK_DIV_8
  569. * @arg @ref LL_RCC_SYSCLK_DIV_16
  570. * @arg @ref LL_RCC_SYSCLK_DIV_64
  571. * @arg @ref LL_RCC_SYSCLK_DIV_128
  572. * @arg @ref LL_RCC_SYSCLK_DIV_256
  573. * @arg @ref LL_RCC_SYSCLK_DIV_512
  574. * @retval HCLK clock frequency (in Hz)
  575. */
  576. #define __LL_RCC_CALC_HCLK_FREQ(__SYSCLKFREQ__, __AHBPRESCALER__) ((__SYSCLKFREQ__) >> AHBPrescTable[((__AHBPRESCALER__) & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos])
  577. /**
  578. * @brief Helper macro to calculate the PCLK1 frequency (ABP1)
  579. * @note: __APB1PRESCALER__ be retrieved by @ref LL_RCC_GetAPB1Prescaler
  580. * ex: __LL_RCC_CALC_PCLK1_FREQ(LL_RCC_GetAPB1Prescaler())
  581. * @param __HCLKFREQ__ HCLK frequency
  582. * @param __APB1PRESCALER__ This parameter can be one of the following values:
  583. * @arg @ref LL_RCC_APB1_DIV_1
  584. * @arg @ref LL_RCC_APB1_DIV_2
  585. * @arg @ref LL_RCC_APB1_DIV_4
  586. * @arg @ref LL_RCC_APB1_DIV_8
  587. * @arg @ref LL_RCC_APB1_DIV_16
  588. * @retval PCLK1 clock frequency (in Hz)
  589. */
  590. #define __LL_RCC_CALC_PCLK1_FREQ(__HCLKFREQ__, __APB1PRESCALER__) ((__HCLKFREQ__) >> APBPrescTable[(__APB1PRESCALER__) >> RCC_CFGR_PPRE_Pos])
  591. /**
  592. * @}
  593. */
  594. /**
  595. * @}
  596. */
  597. /* Exported functions --------------------------------------------------------*/
  598. /** @defgroup RCC_LL_Exported_Functions RCC Exported Functions
  599. * @{
  600. */
  601. /** @defgroup RCC_LL_EF_HSE HSE
  602. * @{
  603. */
  604. /**
  605. * @brief Enable the Clock Security System.
  606. * @rmtoll CR CSSON LL_RCC_HSE_EnableCSS
  607. * @retval None
  608. */
  609. __STATIC_INLINE void LL_RCC_HSE_EnableCSS(void)
  610. {
  611. SET_BIT(RCC->CR, RCC_CR_CSSON);
  612. }
  613. /**
  614. * @brief Disable the Clock Security System.
  615. * @note Cannot be disabled in HSE is ready (only by hardware)
  616. * @rmtoll CR CSSON LL_RCC_HSE_DisableCSS
  617. * @retval None
  618. */
  619. __STATIC_INLINE void LL_RCC_HSE_DisableCSS(void)
  620. {
  621. CLEAR_BIT(RCC->CR, RCC_CR_CSSON);
  622. }
  623. /**
  624. * @brief Enable HSE external oscillator (HSE Bypass)
  625. * @rmtoll CR HSEBYP LL_RCC_HSE_EnableBypass
  626. * @retval None
  627. */
  628. __STATIC_INLINE void LL_RCC_HSE_EnableBypass(void)
  629. {
  630. SET_BIT(RCC->CR, RCC_CR_HSEBYP);
  631. }
  632. /**
  633. * @brief Disable HSE external oscillator (HSE Bypass)
  634. * @rmtoll CR HSEBYP LL_RCC_HSE_DisableBypass
  635. * @retval None
  636. */
  637. __STATIC_INLINE void LL_RCC_HSE_DisableBypass(void)
  638. {
  639. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP);
  640. }
  641. /**
  642. * @brief Enable HSE crystal oscillator (HSE ON)
  643. * @rmtoll CR HSEON LL_RCC_HSE_Enable
  644. * @retval None
  645. */
  646. __STATIC_INLINE void LL_RCC_HSE_Enable(void)
  647. {
  648. SET_BIT(RCC->CR, RCC_CR_HSEON);
  649. }
  650. /**
  651. * @brief Disable HSE crystal oscillator (HSE ON)
  652. * @rmtoll CR HSEON LL_RCC_HSE_Disable
  653. * @retval None
  654. */
  655. __STATIC_INLINE void LL_RCC_HSE_Disable(void)
  656. {
  657. CLEAR_BIT(RCC->CR, RCC_CR_HSEON);
  658. }
  659. /**
  660. * @brief Check if HSE oscillator Ready
  661. * @rmtoll CR HSERDY LL_RCC_HSE_IsReady
  662. * @retval State of bit (1 or 0).
  663. */
  664. __STATIC_INLINE uint32_t LL_RCC_HSE_IsReady(void)
  665. {
  666. return (READ_BIT(RCC->CR, RCC_CR_HSERDY) == (RCC_CR_HSERDY));
  667. }
  668. /**
  669. * @}
  670. */
  671. /** @defgroup RCC_LL_EF_HSI HSI
  672. * @{
  673. */
  674. /**
  675. * @brief Enable HSI oscillator
  676. * @rmtoll CR HSION LL_RCC_HSI_Enable
  677. * @retval None
  678. */
  679. __STATIC_INLINE void LL_RCC_HSI_Enable(void)
  680. {
  681. SET_BIT(RCC->CR, RCC_CR_HSION);
  682. }
  683. /**
  684. * @brief Disable HSI oscillator
  685. * @rmtoll CR HSION LL_RCC_HSI_Disable
  686. * @retval None
  687. */
  688. __STATIC_INLINE void LL_RCC_HSI_Disable(void)
  689. {
  690. CLEAR_BIT(RCC->CR, RCC_CR_HSION);
  691. }
  692. /**
  693. * @brief Check if HSI clock is ready
  694. * @rmtoll CR HSIRDY LL_RCC_HSI_IsReady
  695. * @retval State of bit (1 or 0).
  696. */
  697. __STATIC_INLINE uint32_t LL_RCC_HSI_IsReady(void)
  698. {
  699. return (READ_BIT(RCC->CR, RCC_CR_HSIRDY) == (RCC_CR_HSIRDY));
  700. }
  701. /**
  702. * @brief Get HSI Calibration value
  703. * @note When HSITRIM is written, HSICAL is updated with the sum of
  704. * HSITRIM and the factory trim value
  705. * @rmtoll CR HSICAL LL_RCC_HSI_GetCalibration
  706. * @retval Between Min_Data = 0x00 and Max_Data = 0xFF
  707. */
  708. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibration(void)
  709. {
  710. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSICAL) >> RCC_CR_HSICAL_Pos);
  711. }
  712. /**
  713. * @brief Set HSI Calibration trimming
  714. * @note user-programmable trimming value that is added to the HSICAL
  715. * @note Default value is 16, which, when added to the HSICAL value,
  716. * should trim the HSI to 16 MHz +/- 1 %
  717. * @rmtoll CR HSITRIM LL_RCC_HSI_SetCalibTrimming
  718. * @param Value between Min_Data = 0x00 and Max_Data = 0x1F
  719. * @retval None
  720. */
  721. __STATIC_INLINE void LL_RCC_HSI_SetCalibTrimming(uint32_t Value)
  722. {
  723. MODIFY_REG(RCC->CR, RCC_CR_HSITRIM, Value << RCC_CR_HSITRIM_Pos);
  724. }
  725. /**
  726. * @brief Get HSI Calibration trimming
  727. * @rmtoll CR HSITRIM LL_RCC_HSI_GetCalibTrimming
  728. * @retval Between Min_Data = 0x00 and Max_Data = 0x1F
  729. */
  730. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibTrimming(void)
  731. {
  732. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSITRIM) >> RCC_CR_HSITRIM_Pos);
  733. }
  734. /**
  735. * @}
  736. */
  737. #if defined(RCC_HSI48_SUPPORT)
  738. /** @defgroup RCC_LL_EF_HSI48 HSI48
  739. * @{
  740. */
  741. /**
  742. * @brief Enable HSI48
  743. * @rmtoll CR2 HSI48ON LL_RCC_HSI48_Enable
  744. * @retval None
  745. */
  746. __STATIC_INLINE void LL_RCC_HSI48_Enable(void)
  747. {
  748. SET_BIT(RCC->CR2, RCC_CR2_HSI48ON);
  749. }
  750. /**
  751. * @brief Disable HSI48
  752. * @rmtoll CR2 HSI48ON LL_RCC_HSI48_Disable
  753. * @retval None
  754. */
  755. __STATIC_INLINE void LL_RCC_HSI48_Disable(void)
  756. {
  757. CLEAR_BIT(RCC->CR2, RCC_CR2_HSI48ON);
  758. }
  759. /**
  760. * @brief Check if HSI48 oscillator Ready
  761. * @rmtoll CR2 HSI48RDY LL_RCC_HSI48_IsReady
  762. * @retval State of bit (1 or 0).
  763. */
  764. __STATIC_INLINE uint32_t LL_RCC_HSI48_IsReady(void)
  765. {
  766. return (READ_BIT(RCC->CR2, RCC_CR2_HSI48RDY) == (RCC_CR2_HSI48RDY));
  767. }
  768. /**
  769. * @brief Get HSI48 Calibration value
  770. * @rmtoll CR2 HSI48CAL LL_RCC_HSI48_GetCalibration
  771. * @retval Between Min_Data = 0x00 and Max_Data = 0xFF
  772. */
  773. __STATIC_INLINE uint32_t LL_RCC_HSI48_GetCalibration(void)
  774. {
  775. return (uint32_t)(READ_BIT(RCC->CR2, RCC_CR2_HSI48CAL) >> RCC_POSITION_HSI48CAL);
  776. }
  777. /**
  778. * @}
  779. */
  780. #endif /* RCC_HSI48_SUPPORT */
  781. /** @defgroup RCC_LL_EF_HSI14 HSI14
  782. * @{
  783. */
  784. /**
  785. * @brief Enable HSI14
  786. * @rmtoll CR2 HSI14ON LL_RCC_HSI14_Enable
  787. * @retval None
  788. */
  789. __STATIC_INLINE void LL_RCC_HSI14_Enable(void)
  790. {
  791. SET_BIT(RCC->CR2, RCC_CR2_HSI14ON);
  792. }
  793. /**
  794. * @brief Disable HSI14
  795. * @rmtoll CR2 HSI14ON LL_RCC_HSI14_Disable
  796. * @retval None
  797. */
  798. __STATIC_INLINE void LL_RCC_HSI14_Disable(void)
  799. {
  800. CLEAR_BIT(RCC->CR2, RCC_CR2_HSI14ON);
  801. }
  802. /**
  803. * @brief Check if HSI14 oscillator Ready
  804. * @rmtoll CR2 HSI14RDY LL_RCC_HSI14_IsReady
  805. * @retval State of bit (1 or 0).
  806. */
  807. __STATIC_INLINE uint32_t LL_RCC_HSI14_IsReady(void)
  808. {
  809. return (READ_BIT(RCC->CR2, RCC_CR2_HSI14RDY) == (RCC_CR2_HSI14RDY));
  810. }
  811. /**
  812. * @brief ADC interface can turn on the HSI14 oscillator
  813. * @rmtoll CR2 HSI14DIS LL_RCC_HSI14_EnableADCControl
  814. * @retval None
  815. */
  816. __STATIC_INLINE void LL_RCC_HSI14_EnableADCControl(void)
  817. {
  818. CLEAR_BIT(RCC->CR2, RCC_CR2_HSI14DIS);
  819. }
  820. /**
  821. * @brief ADC interface can not turn on the HSI14 oscillator
  822. * @rmtoll CR2 HSI14DIS LL_RCC_HSI14_DisableADCControl
  823. * @retval None
  824. */
  825. __STATIC_INLINE void LL_RCC_HSI14_DisableADCControl(void)
  826. {
  827. SET_BIT(RCC->CR2, RCC_CR2_HSI14DIS);
  828. }
  829. /**
  830. * @brief Set HSI14 Calibration trimming
  831. * @note user-programmable trimming value that is added to the HSI14CAL
  832. * @note Default value is 16, which, when added to the HSI14CAL value,
  833. * should trim the HSI14 to 14 MHz +/- 1 %
  834. * @rmtoll CR2 HSI14TRIM LL_RCC_HSI14_SetCalibTrimming
  835. * @param Value between Min_Data = 0x00 and Max_Data = 0xFF
  836. * @retval None
  837. */
  838. __STATIC_INLINE void LL_RCC_HSI14_SetCalibTrimming(uint32_t Value)
  839. {
  840. MODIFY_REG(RCC->CR2, RCC_CR2_HSI14TRIM, Value << RCC_POSITION_HSI14TRIM);
  841. }
  842. /**
  843. * @brief Get HSI14 Calibration value
  844. * @note When HSI14TRIM is written, HSI14CAL is updated with the sum of
  845. * HSI14TRIM and the factory trim value
  846. * @rmtoll CR2 HSI14TRIM LL_RCC_HSI14_GetCalibTrimming
  847. * @retval Between Min_Data = 0x00 and Max_Data = 0x1F
  848. */
  849. __STATIC_INLINE uint32_t LL_RCC_HSI14_GetCalibTrimming(void)
  850. {
  851. return (uint32_t)(READ_BIT(RCC->CR2, RCC_CR2_HSI14TRIM) >> RCC_POSITION_HSI14TRIM);
  852. }
  853. /**
  854. * @brief Get HSI14 Calibration trimming
  855. * @rmtoll CR2 HSI14CAL LL_RCC_HSI14_GetCalibration
  856. * @retval Between Min_Data = 0x00 and Max_Data = 0x1F
  857. */
  858. __STATIC_INLINE uint32_t LL_RCC_HSI14_GetCalibration(void)
  859. {
  860. return (uint32_t)(READ_BIT(RCC->CR2, RCC_CR2_HSI14CAL) >> RCC_POSITION_HSI14CAL);
  861. }
  862. /**
  863. * @}
  864. */
  865. /** @defgroup RCC_LL_EF_LSE LSE
  866. * @{
  867. */
  868. /**
  869. * @brief Enable Low Speed External (LSE) crystal.
  870. * @rmtoll BDCR LSEON LL_RCC_LSE_Enable
  871. * @retval None
  872. */
  873. __STATIC_INLINE void LL_RCC_LSE_Enable(void)
  874. {
  875. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  876. }
  877. /**
  878. * @brief Disable Low Speed External (LSE) crystal.
  879. * @rmtoll BDCR LSEON LL_RCC_LSE_Disable
  880. * @retval None
  881. */
  882. __STATIC_INLINE void LL_RCC_LSE_Disable(void)
  883. {
  884. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  885. }
  886. /**
  887. * @brief Enable external clock source (LSE bypass).
  888. * @rmtoll BDCR LSEBYP LL_RCC_LSE_EnableBypass
  889. * @retval None
  890. */
  891. __STATIC_INLINE void LL_RCC_LSE_EnableBypass(void)
  892. {
  893. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  894. }
  895. /**
  896. * @brief Disable external clock source (LSE bypass).
  897. * @rmtoll BDCR LSEBYP LL_RCC_LSE_DisableBypass
  898. * @retval None
  899. */
  900. __STATIC_INLINE void LL_RCC_LSE_DisableBypass(void)
  901. {
  902. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  903. }
  904. /**
  905. * @brief Set LSE oscillator drive capability
  906. * @note The oscillator is in Xtal mode when it is not in bypass mode.
  907. * @rmtoll BDCR LSEDRV LL_RCC_LSE_SetDriveCapability
  908. * @param LSEDrive This parameter can be one of the following values:
  909. * @arg @ref LL_RCC_LSEDRIVE_LOW
  910. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMLOW
  911. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMHIGH
  912. * @arg @ref LL_RCC_LSEDRIVE_HIGH
  913. * @retval None
  914. */
  915. __STATIC_INLINE void LL_RCC_LSE_SetDriveCapability(uint32_t LSEDrive)
  916. {
  917. MODIFY_REG(RCC->BDCR, RCC_BDCR_LSEDRV, LSEDrive);
  918. }
  919. /**
  920. * @brief Get LSE oscillator drive capability
  921. * @rmtoll BDCR LSEDRV LL_RCC_LSE_GetDriveCapability
  922. * @retval Returned value can be one of the following values:
  923. * @arg @ref LL_RCC_LSEDRIVE_LOW
  924. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMLOW
  925. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMHIGH
  926. * @arg @ref LL_RCC_LSEDRIVE_HIGH
  927. */
  928. __STATIC_INLINE uint32_t LL_RCC_LSE_GetDriveCapability(void)
  929. {
  930. return (uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_LSEDRV));
  931. }
  932. /**
  933. * @brief Check if LSE oscillator Ready
  934. * @rmtoll BDCR LSERDY LL_RCC_LSE_IsReady
  935. * @retval State of bit (1 or 0).
  936. */
  937. __STATIC_INLINE uint32_t LL_RCC_LSE_IsReady(void)
  938. {
  939. return (READ_BIT(RCC->BDCR, RCC_BDCR_LSERDY) == (RCC_BDCR_LSERDY));
  940. }
  941. /**
  942. * @}
  943. */
  944. /** @defgroup RCC_LL_EF_LSI LSI
  945. * @{
  946. */
  947. /**
  948. * @brief Enable LSI Oscillator
  949. * @rmtoll CSR LSION LL_RCC_LSI_Enable
  950. * @retval None
  951. */
  952. __STATIC_INLINE void LL_RCC_LSI_Enable(void)
  953. {
  954. SET_BIT(RCC->CSR, RCC_CSR_LSION);
  955. }
  956. /**
  957. * @brief Disable LSI Oscillator
  958. * @rmtoll CSR LSION LL_RCC_LSI_Disable
  959. * @retval None
  960. */
  961. __STATIC_INLINE void LL_RCC_LSI_Disable(void)
  962. {
  963. CLEAR_BIT(RCC->CSR, RCC_CSR_LSION);
  964. }
  965. /**
  966. * @brief Check if LSI is Ready
  967. * @rmtoll CSR LSIRDY LL_RCC_LSI_IsReady
  968. * @retval State of bit (1 or 0).
  969. */
  970. __STATIC_INLINE uint32_t LL_RCC_LSI_IsReady(void)
  971. {
  972. return (READ_BIT(RCC->CSR, RCC_CSR_LSIRDY) == (RCC_CSR_LSIRDY));
  973. }
  974. /**
  975. * @}
  976. */
  977. /** @defgroup RCC_LL_EF_System System
  978. * @{
  979. */
  980. /**
  981. * @brief Configure the system clock source
  982. * @rmtoll CFGR SW LL_RCC_SetSysClkSource
  983. * @param Source This parameter can be one of the following values:
  984. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSI
  985. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSE
  986. * @arg @ref LL_RCC_SYS_CLKSOURCE_PLL
  987. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSI48 (*)
  988. *
  989. * (*) value not defined in all devices
  990. * @retval None
  991. */
  992. __STATIC_INLINE void LL_RCC_SetSysClkSource(uint32_t Source)
  993. {
  994. MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, Source);
  995. }
  996. /**
  997. * @brief Get the system clock source
  998. * @rmtoll CFGR SWS LL_RCC_GetSysClkSource
  999. * @retval Returned value can be one of the following values:
  1000. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSI
  1001. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSE
  1002. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_PLL
  1003. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSI48 (*)
  1004. *
  1005. * (*) value not defined in all devices
  1006. */
  1007. __STATIC_INLINE uint32_t LL_RCC_GetSysClkSource(void)
  1008. {
  1009. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_SWS));
  1010. }
  1011. /**
  1012. * @brief Set AHB prescaler
  1013. * @rmtoll CFGR HPRE LL_RCC_SetAHBPrescaler
  1014. * @param Prescaler This parameter can be one of the following values:
  1015. * @arg @ref LL_RCC_SYSCLK_DIV_1
  1016. * @arg @ref LL_RCC_SYSCLK_DIV_2
  1017. * @arg @ref LL_RCC_SYSCLK_DIV_4
  1018. * @arg @ref LL_RCC_SYSCLK_DIV_8
  1019. * @arg @ref LL_RCC_SYSCLK_DIV_16
  1020. * @arg @ref LL_RCC_SYSCLK_DIV_64
  1021. * @arg @ref LL_RCC_SYSCLK_DIV_128
  1022. * @arg @ref LL_RCC_SYSCLK_DIV_256
  1023. * @arg @ref LL_RCC_SYSCLK_DIV_512
  1024. * @retval None
  1025. */
  1026. __STATIC_INLINE void LL_RCC_SetAHBPrescaler(uint32_t Prescaler)
  1027. {
  1028. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, Prescaler);
  1029. }
  1030. /**
  1031. * @brief Set APB1 prescaler
  1032. * @rmtoll CFGR PPRE LL_RCC_SetAPB1Prescaler
  1033. * @param Prescaler This parameter can be one of the following values:
  1034. * @arg @ref LL_RCC_APB1_DIV_1
  1035. * @arg @ref LL_RCC_APB1_DIV_2
  1036. * @arg @ref LL_RCC_APB1_DIV_4
  1037. * @arg @ref LL_RCC_APB1_DIV_8
  1038. * @arg @ref LL_RCC_APB1_DIV_16
  1039. * @retval None
  1040. */
  1041. __STATIC_INLINE void LL_RCC_SetAPB1Prescaler(uint32_t Prescaler)
  1042. {
  1043. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE, Prescaler);
  1044. }
  1045. /**
  1046. * @brief Get AHB prescaler
  1047. * @rmtoll CFGR HPRE LL_RCC_GetAHBPrescaler
  1048. * @retval Returned value can be one of the following values:
  1049. * @arg @ref LL_RCC_SYSCLK_DIV_1
  1050. * @arg @ref LL_RCC_SYSCLK_DIV_2
  1051. * @arg @ref LL_RCC_SYSCLK_DIV_4
  1052. * @arg @ref LL_RCC_SYSCLK_DIV_8
  1053. * @arg @ref LL_RCC_SYSCLK_DIV_16
  1054. * @arg @ref LL_RCC_SYSCLK_DIV_64
  1055. * @arg @ref LL_RCC_SYSCLK_DIV_128
  1056. * @arg @ref LL_RCC_SYSCLK_DIV_256
  1057. * @arg @ref LL_RCC_SYSCLK_DIV_512
  1058. */
  1059. __STATIC_INLINE uint32_t LL_RCC_GetAHBPrescaler(void)
  1060. {
  1061. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_HPRE));
  1062. }
  1063. /**
  1064. * @brief Get APB1 prescaler
  1065. * @rmtoll CFGR PPRE LL_RCC_GetAPB1Prescaler
  1066. * @retval Returned value can be one of the following values:
  1067. * @arg @ref LL_RCC_APB1_DIV_1
  1068. * @arg @ref LL_RCC_APB1_DIV_2
  1069. * @arg @ref LL_RCC_APB1_DIV_4
  1070. * @arg @ref LL_RCC_APB1_DIV_8
  1071. * @arg @ref LL_RCC_APB1_DIV_16
  1072. */
  1073. __STATIC_INLINE uint32_t LL_RCC_GetAPB1Prescaler(void)
  1074. {
  1075. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PPRE));
  1076. }
  1077. /**
  1078. * @}
  1079. */
  1080. /** @defgroup RCC_LL_EF_MCO MCO
  1081. * @{
  1082. */
  1083. /**
  1084. * @brief Configure MCOx
  1085. * @rmtoll CFGR MCO LL_RCC_ConfigMCO\n
  1086. * CFGR MCOPRE LL_RCC_ConfigMCO\n
  1087. * CFGR PLLNODIV LL_RCC_ConfigMCO
  1088. * @param MCOxSource This parameter can be one of the following values:
  1089. * @arg @ref LL_RCC_MCO1SOURCE_NOCLOCK
  1090. * @arg @ref LL_RCC_MCO1SOURCE_HSI14
  1091. * @arg @ref LL_RCC_MCO1SOURCE_SYSCLK
  1092. * @arg @ref LL_RCC_MCO1SOURCE_HSI
  1093. * @arg @ref LL_RCC_MCO1SOURCE_HSE
  1094. * @arg @ref LL_RCC_MCO1SOURCE_LSI
  1095. * @arg @ref LL_RCC_MCO1SOURCE_LSE
  1096. * @arg @ref LL_RCC_MCO1SOURCE_HSI48 (*)
  1097. * @arg @ref LL_RCC_MCO1SOURCE_PLLCLK (*)
  1098. * @arg @ref LL_RCC_MCO1SOURCE_PLLCLK_DIV_2
  1099. *
  1100. * (*) value not defined in all devices
  1101. * @param MCOxPrescaler This parameter can be one of the following values:
  1102. * @arg @ref LL_RCC_MCO1_DIV_1
  1103. * @arg @ref LL_RCC_MCO1_DIV_2 (*)
  1104. * @arg @ref LL_RCC_MCO1_DIV_4 (*)
  1105. * @arg @ref LL_RCC_MCO1_DIV_8 (*)
  1106. * @arg @ref LL_RCC_MCO1_DIV_16 (*)
  1107. * @arg @ref LL_RCC_MCO1_DIV_32 (*)
  1108. * @arg @ref LL_RCC_MCO1_DIV_64 (*)
  1109. * @arg @ref LL_RCC_MCO1_DIV_128 (*)
  1110. *
  1111. * (*) value not defined in all devices
  1112. * @retval None
  1113. */
  1114. __STATIC_INLINE void LL_RCC_ConfigMCO(uint32_t MCOxSource, uint32_t MCOxPrescaler)
  1115. {
  1116. #if defined(RCC_CFGR_MCOPRE)
  1117. #if defined(RCC_CFGR_PLLNODIV)
  1118. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCOSEL | RCC_CFGR_MCOPRE | RCC_CFGR_PLLNODIV, MCOxSource | MCOxPrescaler);
  1119. #else
  1120. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCOSEL | RCC_CFGR_MCOPRE, MCOxSource | MCOxPrescaler);
  1121. #endif /* RCC_CFGR_PLLNODIV */
  1122. #else
  1123. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCOSEL, MCOxSource);
  1124. #endif /* RCC_CFGR_MCOPRE */
  1125. }
  1126. /**
  1127. * @}
  1128. */
  1129. /** @defgroup RCC_LL_EF_Peripheral_Clock_Source Peripheral Clock Source
  1130. * @{
  1131. */
  1132. /**
  1133. * @brief Configure USARTx clock source
  1134. * @rmtoll CFGR3 USART1SW LL_RCC_SetUSARTClockSource\n
  1135. * CFGR3 USART2SW LL_RCC_SetUSARTClockSource\n
  1136. * CFGR3 USART3SW LL_RCC_SetUSARTClockSource
  1137. * @param USARTxSource This parameter can be one of the following values:
  1138. * @arg @ref LL_RCC_USART1_CLKSOURCE_PCLK1
  1139. * @arg @ref LL_RCC_USART1_CLKSOURCE_SYSCLK
  1140. * @arg @ref LL_RCC_USART1_CLKSOURCE_LSE
  1141. * @arg @ref LL_RCC_USART1_CLKSOURCE_HSI
  1142. * @arg @ref LL_RCC_USART2_CLKSOURCE_PCLK1 (*)
  1143. * @arg @ref LL_RCC_USART2_CLKSOURCE_SYSCLK (*)
  1144. * @arg @ref LL_RCC_USART2_CLKSOURCE_LSE (*)
  1145. * @arg @ref LL_RCC_USART2_CLKSOURCE_HSI (*)
  1146. * @arg @ref LL_RCC_USART3_CLKSOURCE_PCLK1 (*)
  1147. * @arg @ref LL_RCC_USART3_CLKSOURCE_SYSCLK (*)
  1148. * @arg @ref LL_RCC_USART3_CLKSOURCE_LSE (*)
  1149. * @arg @ref LL_RCC_USART3_CLKSOURCE_HSI (*)
  1150. *
  1151. * (*) value not defined in all devices.
  1152. * @retval None
  1153. */
  1154. __STATIC_INLINE void LL_RCC_SetUSARTClockSource(uint32_t USARTxSource)
  1155. {
  1156. MODIFY_REG(RCC->CFGR3, (RCC_CFGR3_USART1SW << ((USARTxSource & 0xFF000000U) >> 24U)), (USARTxSource & 0x00FFFFFFU));
  1157. }
  1158. /**
  1159. * @brief Configure I2Cx clock source
  1160. * @rmtoll CFGR3 I2C1SW LL_RCC_SetI2CClockSource
  1161. * @param I2CxSource This parameter can be one of the following values:
  1162. * @arg @ref LL_RCC_I2C1_CLKSOURCE_HSI
  1163. * @arg @ref LL_RCC_I2C1_CLKSOURCE_SYSCLK
  1164. * @retval None
  1165. */
  1166. __STATIC_INLINE void LL_RCC_SetI2CClockSource(uint32_t I2CxSource)
  1167. {
  1168. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C1SW, I2CxSource);
  1169. }
  1170. #if defined(CEC)
  1171. /**
  1172. * @brief Configure CEC clock source
  1173. * @rmtoll CFGR3 CECSW LL_RCC_SetCECClockSource
  1174. * @param CECxSource This parameter can be one of the following values:
  1175. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV244
  1176. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  1177. * @retval None
  1178. */
  1179. __STATIC_INLINE void LL_RCC_SetCECClockSource(uint32_t CECxSource)
  1180. {
  1181. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_CECSW, CECxSource);
  1182. }
  1183. #endif /* CEC */
  1184. #if defined(USB)
  1185. /**
  1186. * @brief Configure USB clock source
  1187. * @rmtoll CFGR3 USBSW LL_RCC_SetUSBClockSource
  1188. * @param USBxSource This parameter can be one of the following values:
  1189. * @arg @ref LL_RCC_USB_CLKSOURCE_HSI48 (*)
  1190. * @arg @ref LL_RCC_USB_CLKSOURCE_NONE (*)
  1191. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  1192. *
  1193. * (*) value not defined in all devices.
  1194. * @retval None
  1195. */
  1196. __STATIC_INLINE void LL_RCC_SetUSBClockSource(uint32_t USBxSource)
  1197. {
  1198. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_USBSW, USBxSource);
  1199. }
  1200. #endif /* USB */
  1201. /**
  1202. * @brief Get USARTx clock source
  1203. * @rmtoll CFGR3 USART1SW LL_RCC_GetUSARTClockSource\n
  1204. * CFGR3 USART2SW LL_RCC_GetUSARTClockSource\n
  1205. * CFGR3 USART3SW LL_RCC_GetUSARTClockSource
  1206. * @param USARTx This parameter can be one of the following values:
  1207. * @arg @ref LL_RCC_USART1_CLKSOURCE
  1208. * @arg @ref LL_RCC_USART2_CLKSOURCE (*)
  1209. * @arg @ref LL_RCC_USART3_CLKSOURCE (*)
  1210. *
  1211. * (*) value not defined in all devices.
  1212. * @retval Returned value can be one of the following values:
  1213. * @arg @ref LL_RCC_USART1_CLKSOURCE_PCLK1
  1214. * @arg @ref LL_RCC_USART1_CLKSOURCE_SYSCLK
  1215. * @arg @ref LL_RCC_USART1_CLKSOURCE_LSE
  1216. * @arg @ref LL_RCC_USART1_CLKSOURCE_HSI
  1217. * @arg @ref LL_RCC_USART2_CLKSOURCE_PCLK1 (*)
  1218. * @arg @ref LL_RCC_USART2_CLKSOURCE_SYSCLK (*)
  1219. * @arg @ref LL_RCC_USART2_CLKSOURCE_LSE (*)
  1220. * @arg @ref LL_RCC_USART2_CLKSOURCE_HSI (*)
  1221. * @arg @ref LL_RCC_USART3_CLKSOURCE_PCLK1 (*)
  1222. * @arg @ref LL_RCC_USART3_CLKSOURCE_SYSCLK (*)
  1223. * @arg @ref LL_RCC_USART3_CLKSOURCE_LSE (*)
  1224. * @arg @ref LL_RCC_USART3_CLKSOURCE_HSI (*)
  1225. *
  1226. * (*) value not defined in all devices.
  1227. */
  1228. __STATIC_INLINE uint32_t LL_RCC_GetUSARTClockSource(uint32_t USARTx)
  1229. {
  1230. return (uint32_t)(READ_BIT(RCC->CFGR3, (RCC_CFGR3_USART1SW << USARTx)) | (USARTx << 24U));
  1231. }
  1232. /**
  1233. * @brief Get I2Cx clock source
  1234. * @rmtoll CFGR3 I2C1SW LL_RCC_GetI2CClockSource
  1235. * @param I2Cx This parameter can be one of the following values:
  1236. * @arg @ref LL_RCC_I2C1_CLKSOURCE
  1237. * @retval Returned value can be one of the following values:
  1238. * @arg @ref LL_RCC_I2C1_CLKSOURCE_HSI
  1239. * @arg @ref LL_RCC_I2C1_CLKSOURCE_SYSCLK
  1240. */
  1241. __STATIC_INLINE uint32_t LL_RCC_GetI2CClockSource(uint32_t I2Cx)
  1242. {
  1243. return (uint32_t)(READ_BIT(RCC->CFGR3, I2Cx));
  1244. }
  1245. #if defined(CEC)
  1246. /**
  1247. * @brief Get CEC clock source
  1248. * @rmtoll CFGR3 CECSW LL_RCC_GetCECClockSource
  1249. * @param CECx This parameter can be one of the following values:
  1250. * @arg @ref LL_RCC_CEC_CLKSOURCE
  1251. * @retval Returned value can be one of the following values:
  1252. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV244
  1253. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  1254. */
  1255. __STATIC_INLINE uint32_t LL_RCC_GetCECClockSource(uint32_t CECx)
  1256. {
  1257. return (uint32_t)(READ_BIT(RCC->CFGR3, CECx));
  1258. }
  1259. #endif /* CEC */
  1260. #if defined(USB)
  1261. /**
  1262. * @brief Get USBx clock source
  1263. * @rmtoll CFGR3 USBSW LL_RCC_GetUSBClockSource
  1264. * @param USBx This parameter can be one of the following values:
  1265. * @arg @ref LL_RCC_USB_CLKSOURCE
  1266. * @retval Returned value can be one of the following values:
  1267. * @arg @ref LL_RCC_USB_CLKSOURCE_HSI48 (*)
  1268. * @arg @ref LL_RCC_USB_CLKSOURCE_NONE (*)
  1269. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  1270. *
  1271. * (*) value not defined in all devices.
  1272. */
  1273. __STATIC_INLINE uint32_t LL_RCC_GetUSBClockSource(uint32_t USBx)
  1274. {
  1275. return (uint32_t)(READ_BIT(RCC->CFGR3, USBx));
  1276. }
  1277. #endif /* USB */
  1278. /**
  1279. * @}
  1280. */
  1281. /** @defgroup RCC_LL_EF_RTC RTC
  1282. * @{
  1283. */
  1284. /**
  1285. * @brief Set RTC Clock Source
  1286. * @note Once the RTC clock source has been selected, it cannot be changed any more unless
  1287. * the Backup domain is reset. The BDRST bit can be used to reset them.
  1288. * @rmtoll BDCR RTCSEL LL_RCC_SetRTCClockSource
  1289. * @param Source This parameter can be one of the following values:
  1290. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  1291. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  1292. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  1293. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE_DIV32
  1294. * @retval None
  1295. */
  1296. __STATIC_INLINE void LL_RCC_SetRTCClockSource(uint32_t Source)
  1297. {
  1298. MODIFY_REG(RCC->BDCR, RCC_BDCR_RTCSEL, Source);
  1299. }
  1300. /**
  1301. * @brief Get RTC Clock Source
  1302. * @rmtoll BDCR RTCSEL LL_RCC_GetRTCClockSource
  1303. * @retval Returned value can be one of the following values:
  1304. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  1305. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  1306. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  1307. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE_DIV32
  1308. */
  1309. __STATIC_INLINE uint32_t LL_RCC_GetRTCClockSource(void)
  1310. {
  1311. return (uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL));
  1312. }
  1313. /**
  1314. * @brief Enable RTC
  1315. * @rmtoll BDCR RTCEN LL_RCC_EnableRTC
  1316. * @retval None
  1317. */
  1318. __STATIC_INLINE void LL_RCC_EnableRTC(void)
  1319. {
  1320. SET_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  1321. }
  1322. /**
  1323. * @brief Disable RTC
  1324. * @rmtoll BDCR RTCEN LL_RCC_DisableRTC
  1325. * @retval None
  1326. */
  1327. __STATIC_INLINE void LL_RCC_DisableRTC(void)
  1328. {
  1329. CLEAR_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  1330. }
  1331. /**
  1332. * @brief Check if RTC has been enabled or not
  1333. * @rmtoll BDCR RTCEN LL_RCC_IsEnabledRTC
  1334. * @retval State of bit (1 or 0).
  1335. */
  1336. __STATIC_INLINE uint32_t LL_RCC_IsEnabledRTC(void)
  1337. {
  1338. return (READ_BIT(RCC->BDCR, RCC_BDCR_RTCEN) == (RCC_BDCR_RTCEN));
  1339. }
  1340. /**
  1341. * @brief Force the Backup domain reset
  1342. * @rmtoll BDCR BDRST LL_RCC_ForceBackupDomainReset
  1343. * @retval None
  1344. */
  1345. __STATIC_INLINE void LL_RCC_ForceBackupDomainReset(void)
  1346. {
  1347. SET_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  1348. }
  1349. /**
  1350. * @brief Release the Backup domain reset
  1351. * @rmtoll BDCR BDRST LL_RCC_ReleaseBackupDomainReset
  1352. * @retval None
  1353. */
  1354. __STATIC_INLINE void LL_RCC_ReleaseBackupDomainReset(void)
  1355. {
  1356. CLEAR_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  1357. }
  1358. /**
  1359. * @}
  1360. */
  1361. /** @defgroup RCC_LL_EF_PLL PLL
  1362. * @{
  1363. */
  1364. /**
  1365. * @brief Enable PLL
  1366. * @rmtoll CR PLLON LL_RCC_PLL_Enable
  1367. * @retval None
  1368. */
  1369. __STATIC_INLINE void LL_RCC_PLL_Enable(void)
  1370. {
  1371. SET_BIT(RCC->CR, RCC_CR_PLLON);
  1372. }
  1373. /**
  1374. * @brief Disable PLL
  1375. * @note Cannot be disabled if the PLL clock is used as the system clock
  1376. * @rmtoll CR PLLON LL_RCC_PLL_Disable
  1377. * @retval None
  1378. */
  1379. __STATIC_INLINE void LL_RCC_PLL_Disable(void)
  1380. {
  1381. CLEAR_BIT(RCC->CR, RCC_CR_PLLON);
  1382. }
  1383. /**
  1384. * @brief Check if PLL Ready
  1385. * @rmtoll CR PLLRDY LL_RCC_PLL_IsReady
  1386. * @retval State of bit (1 or 0).
  1387. */
  1388. __STATIC_INLINE uint32_t LL_RCC_PLL_IsReady(void)
  1389. {
  1390. return (READ_BIT(RCC->CR, RCC_CR_PLLRDY) == (RCC_CR_PLLRDY));
  1391. }
  1392. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  1393. /**
  1394. * @brief Configure PLL used for SYSCLK Domain
  1395. * @rmtoll CFGR PLLSRC LL_RCC_PLL_ConfigDomain_SYS\n
  1396. * CFGR PLLMUL LL_RCC_PLL_ConfigDomain_SYS\n
  1397. * CFGR2 PREDIV LL_RCC_PLL_ConfigDomain_SYS
  1398. * @param Source This parameter can be one of the following values:
  1399. * @arg @ref LL_RCC_PLLSOURCE_HSI
  1400. * @arg @ref LL_RCC_PLLSOURCE_HSE
  1401. * @arg @ref LL_RCC_PLLSOURCE_HSI48 (*)
  1402. *
  1403. * (*) value not defined in all devices
  1404. * @param PLLMul This parameter can be one of the following values:
  1405. * @arg @ref LL_RCC_PLL_MUL_2
  1406. * @arg @ref LL_RCC_PLL_MUL_3
  1407. * @arg @ref LL_RCC_PLL_MUL_4
  1408. * @arg @ref LL_RCC_PLL_MUL_5
  1409. * @arg @ref LL_RCC_PLL_MUL_6
  1410. * @arg @ref LL_RCC_PLL_MUL_7
  1411. * @arg @ref LL_RCC_PLL_MUL_8
  1412. * @arg @ref LL_RCC_PLL_MUL_9
  1413. * @arg @ref LL_RCC_PLL_MUL_10
  1414. * @arg @ref LL_RCC_PLL_MUL_11
  1415. * @arg @ref LL_RCC_PLL_MUL_12
  1416. * @arg @ref LL_RCC_PLL_MUL_13
  1417. * @arg @ref LL_RCC_PLL_MUL_14
  1418. * @arg @ref LL_RCC_PLL_MUL_15
  1419. * @arg @ref LL_RCC_PLL_MUL_16
  1420. * @param PLLDiv This parameter can be one of the following values:
  1421. * @arg @ref LL_RCC_PREDIV_DIV_1
  1422. * @arg @ref LL_RCC_PREDIV_DIV_2
  1423. * @arg @ref LL_RCC_PREDIV_DIV_3
  1424. * @arg @ref LL_RCC_PREDIV_DIV_4
  1425. * @arg @ref LL_RCC_PREDIV_DIV_5
  1426. * @arg @ref LL_RCC_PREDIV_DIV_6
  1427. * @arg @ref LL_RCC_PREDIV_DIV_7
  1428. * @arg @ref LL_RCC_PREDIV_DIV_8
  1429. * @arg @ref LL_RCC_PREDIV_DIV_9
  1430. * @arg @ref LL_RCC_PREDIV_DIV_10
  1431. * @arg @ref LL_RCC_PREDIV_DIV_11
  1432. * @arg @ref LL_RCC_PREDIV_DIV_12
  1433. * @arg @ref LL_RCC_PREDIV_DIV_13
  1434. * @arg @ref LL_RCC_PREDIV_DIV_14
  1435. * @arg @ref LL_RCC_PREDIV_DIV_15
  1436. * @arg @ref LL_RCC_PREDIV_DIV_16
  1437. * @retval None
  1438. */
  1439. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SYS(uint32_t Source, uint32_t PLLMul, uint32_t PLLDiv)
  1440. {
  1441. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLSRC | RCC_CFGR_PLLMUL, Source | PLLMul);
  1442. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_PREDIV, PLLDiv);
  1443. }
  1444. #else
  1445. /**
  1446. * @brief Configure PLL used for SYSCLK Domain
  1447. * @rmtoll CFGR PLLSRC LL_RCC_PLL_ConfigDomain_SYS\n
  1448. * CFGR PLLMUL LL_RCC_PLL_ConfigDomain_SYS\n
  1449. * CFGR2 PREDIV LL_RCC_PLL_ConfigDomain_SYS
  1450. * @param Source This parameter can be one of the following values:
  1451. * @arg @ref LL_RCC_PLLSOURCE_HSI_DIV_2
  1452. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_1
  1453. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_2
  1454. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_3
  1455. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_4
  1456. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_5
  1457. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_6
  1458. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_7
  1459. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_8
  1460. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_9
  1461. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_10
  1462. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_11
  1463. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_12
  1464. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_13
  1465. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_14
  1466. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_15
  1467. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_16
  1468. * @param PLLMul This parameter can be one of the following values:
  1469. * @arg @ref LL_RCC_PLL_MUL_2
  1470. * @arg @ref LL_RCC_PLL_MUL_3
  1471. * @arg @ref LL_RCC_PLL_MUL_4
  1472. * @arg @ref LL_RCC_PLL_MUL_5
  1473. * @arg @ref LL_RCC_PLL_MUL_6
  1474. * @arg @ref LL_RCC_PLL_MUL_7
  1475. * @arg @ref LL_RCC_PLL_MUL_8
  1476. * @arg @ref LL_RCC_PLL_MUL_9
  1477. * @arg @ref LL_RCC_PLL_MUL_10
  1478. * @arg @ref LL_RCC_PLL_MUL_11
  1479. * @arg @ref LL_RCC_PLL_MUL_12
  1480. * @arg @ref LL_RCC_PLL_MUL_13
  1481. * @arg @ref LL_RCC_PLL_MUL_14
  1482. * @arg @ref LL_RCC_PLL_MUL_15
  1483. * @arg @ref LL_RCC_PLL_MUL_16
  1484. * @retval None
  1485. */
  1486. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SYS(uint32_t Source, uint32_t PLLMul)
  1487. {
  1488. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLSRC | RCC_CFGR_PLLMUL, (Source & RCC_CFGR_PLLSRC) | PLLMul);
  1489. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_PREDIV, (Source & RCC_CFGR2_PREDIV));
  1490. }
  1491. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  1492. /**
  1493. * @brief Configure PLL clock source
  1494. * @rmtoll CFGR PLLSRC LL_RCC_PLL_SetMainSource
  1495. * @param PLLSource This parameter can be one of the following values:
  1496. * @arg @ref LL_RCC_PLLSOURCE_NONE
  1497. * @arg @ref LL_RCC_PLLSOURCE_HSI (*)
  1498. * @arg @ref LL_RCC_PLLSOURCE_HSI_DIV_2 (*)
  1499. * @arg @ref LL_RCC_PLLSOURCE_HSE
  1500. * @arg @ref LL_RCC_PLLSOURCE_HSI48 (*)
  1501. *
  1502. * (*) value not defined in all devices
  1503. * @retval None
  1504. */
  1505. __STATIC_INLINE void LL_RCC_PLL_SetMainSource(uint32_t PLLSource)
  1506. {
  1507. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLSRC, PLLSource);
  1508. }
  1509. /**
  1510. * @brief Get the oscillator used as PLL clock source.
  1511. * @rmtoll CFGR PLLSRC LL_RCC_PLL_GetMainSource
  1512. * @retval Returned value can be one of the following values:
  1513. * @arg @ref LL_RCC_PLLSOURCE_NONE
  1514. * @arg @ref LL_RCC_PLLSOURCE_HSI (*)
  1515. * @arg @ref LL_RCC_PLLSOURCE_HSI_DIV_2 (*)
  1516. * @arg @ref LL_RCC_PLLSOURCE_HSE
  1517. * @arg @ref LL_RCC_PLLSOURCE_HSI48 (*)
  1518. *
  1519. * (*) value not defined in all devices
  1520. */
  1521. __STATIC_INLINE uint32_t LL_RCC_PLL_GetMainSource(void)
  1522. {
  1523. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PLLSRC));
  1524. }
  1525. /**
  1526. * @brief Get PLL multiplication Factor
  1527. * @rmtoll CFGR PLLMUL LL_RCC_PLL_GetMultiplicator
  1528. * @retval Returned value can be one of the following values:
  1529. * @arg @ref LL_RCC_PLL_MUL_2
  1530. * @arg @ref LL_RCC_PLL_MUL_3
  1531. * @arg @ref LL_RCC_PLL_MUL_4
  1532. * @arg @ref LL_RCC_PLL_MUL_5
  1533. * @arg @ref LL_RCC_PLL_MUL_6
  1534. * @arg @ref LL_RCC_PLL_MUL_7
  1535. * @arg @ref LL_RCC_PLL_MUL_8
  1536. * @arg @ref LL_RCC_PLL_MUL_9
  1537. * @arg @ref LL_RCC_PLL_MUL_10
  1538. * @arg @ref LL_RCC_PLL_MUL_11
  1539. * @arg @ref LL_RCC_PLL_MUL_12
  1540. * @arg @ref LL_RCC_PLL_MUL_13
  1541. * @arg @ref LL_RCC_PLL_MUL_14
  1542. * @arg @ref LL_RCC_PLL_MUL_15
  1543. * @arg @ref LL_RCC_PLL_MUL_16
  1544. */
  1545. __STATIC_INLINE uint32_t LL_RCC_PLL_GetMultiplicator(void)
  1546. {
  1547. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PLLMUL));
  1548. }
  1549. /**
  1550. * @brief Get PREDIV division factor for the main PLL
  1551. * @note They can be written only when the PLL is disabled
  1552. * @rmtoll CFGR2 PREDIV LL_RCC_PLL_GetPrediv
  1553. * @retval Returned value can be one of the following values:
  1554. * @arg @ref LL_RCC_PREDIV_DIV_1
  1555. * @arg @ref LL_RCC_PREDIV_DIV_2
  1556. * @arg @ref LL_RCC_PREDIV_DIV_3
  1557. * @arg @ref LL_RCC_PREDIV_DIV_4
  1558. * @arg @ref LL_RCC_PREDIV_DIV_5
  1559. * @arg @ref LL_RCC_PREDIV_DIV_6
  1560. * @arg @ref LL_RCC_PREDIV_DIV_7
  1561. * @arg @ref LL_RCC_PREDIV_DIV_8
  1562. * @arg @ref LL_RCC_PREDIV_DIV_9
  1563. * @arg @ref LL_RCC_PREDIV_DIV_10
  1564. * @arg @ref LL_RCC_PREDIV_DIV_11
  1565. * @arg @ref LL_RCC_PREDIV_DIV_12
  1566. * @arg @ref LL_RCC_PREDIV_DIV_13
  1567. * @arg @ref LL_RCC_PREDIV_DIV_14
  1568. * @arg @ref LL_RCC_PREDIV_DIV_15
  1569. * @arg @ref LL_RCC_PREDIV_DIV_16
  1570. */
  1571. __STATIC_INLINE uint32_t LL_RCC_PLL_GetPrediv(void)
  1572. {
  1573. return (uint32_t)(READ_BIT(RCC->CFGR2, RCC_CFGR2_PREDIV));
  1574. }
  1575. /**
  1576. * @}
  1577. */
  1578. /** @defgroup RCC_LL_EF_FLAG_Management FLAG Management
  1579. * @{
  1580. */
  1581. /**
  1582. * @brief Clear LSI ready interrupt flag
  1583. * @rmtoll CIR LSIRDYC LL_RCC_ClearFlag_LSIRDY
  1584. * @retval None
  1585. */
  1586. __STATIC_INLINE void LL_RCC_ClearFlag_LSIRDY(void)
  1587. {
  1588. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYC);
  1589. }
  1590. /**
  1591. * @brief Clear LSE ready interrupt flag
  1592. * @rmtoll CIR LSERDYC LL_RCC_ClearFlag_LSERDY
  1593. * @retval None
  1594. */
  1595. __STATIC_INLINE void LL_RCC_ClearFlag_LSERDY(void)
  1596. {
  1597. SET_BIT(RCC->CIR, RCC_CIR_LSERDYC);
  1598. }
  1599. /**
  1600. * @brief Clear HSI ready interrupt flag
  1601. * @rmtoll CIR HSIRDYC LL_RCC_ClearFlag_HSIRDY
  1602. * @retval None
  1603. */
  1604. __STATIC_INLINE void LL_RCC_ClearFlag_HSIRDY(void)
  1605. {
  1606. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYC);
  1607. }
  1608. /**
  1609. * @brief Clear HSE ready interrupt flag
  1610. * @rmtoll CIR HSERDYC LL_RCC_ClearFlag_HSERDY
  1611. * @retval None
  1612. */
  1613. __STATIC_INLINE void LL_RCC_ClearFlag_HSERDY(void)
  1614. {
  1615. SET_BIT(RCC->CIR, RCC_CIR_HSERDYC);
  1616. }
  1617. /**
  1618. * @brief Clear PLL ready interrupt flag
  1619. * @rmtoll CIR PLLRDYC LL_RCC_ClearFlag_PLLRDY
  1620. * @retval None
  1621. */
  1622. __STATIC_INLINE void LL_RCC_ClearFlag_PLLRDY(void)
  1623. {
  1624. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYC);
  1625. }
  1626. /**
  1627. * @brief Clear HSI14 ready interrupt flag
  1628. * @rmtoll CIR HSI14RDYC LL_RCC_ClearFlag_HSI14RDY
  1629. * @retval None
  1630. */
  1631. __STATIC_INLINE void LL_RCC_ClearFlag_HSI14RDY(void)
  1632. {
  1633. SET_BIT(RCC->CIR, RCC_CIR_HSI14RDYC);
  1634. }
  1635. #if defined(RCC_HSI48_SUPPORT)
  1636. /**
  1637. * @brief Clear HSI48 ready interrupt flag
  1638. * @rmtoll CIR HSI48RDYC LL_RCC_ClearFlag_HSI48RDY
  1639. * @retval None
  1640. */
  1641. __STATIC_INLINE void LL_RCC_ClearFlag_HSI48RDY(void)
  1642. {
  1643. SET_BIT(RCC->CIR, RCC_CIR_HSI48RDYC);
  1644. }
  1645. #endif /* RCC_HSI48_SUPPORT */
  1646. /**
  1647. * @brief Clear Clock security system interrupt flag
  1648. * @rmtoll CIR CSSC LL_RCC_ClearFlag_HSECSS
  1649. * @retval None
  1650. */
  1651. __STATIC_INLINE void LL_RCC_ClearFlag_HSECSS(void)
  1652. {
  1653. SET_BIT(RCC->CIR, RCC_CIR_CSSC);
  1654. }
  1655. /**
  1656. * @brief Check if LSI ready interrupt occurred or not
  1657. * @rmtoll CIR LSIRDYF LL_RCC_IsActiveFlag_LSIRDY
  1658. * @retval State of bit (1 or 0).
  1659. */
  1660. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSIRDY(void)
  1661. {
  1662. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYF) == (RCC_CIR_LSIRDYF));
  1663. }
  1664. /**
  1665. * @brief Check if LSE ready interrupt occurred or not
  1666. * @rmtoll CIR LSERDYF LL_RCC_IsActiveFlag_LSERDY
  1667. * @retval State of bit (1 or 0).
  1668. */
  1669. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSERDY(void)
  1670. {
  1671. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYF) == (RCC_CIR_LSERDYF));
  1672. }
  1673. /**
  1674. * @brief Check if HSI ready interrupt occurred or not
  1675. * @rmtoll CIR HSIRDYF LL_RCC_IsActiveFlag_HSIRDY
  1676. * @retval State of bit (1 or 0).
  1677. */
  1678. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSIRDY(void)
  1679. {
  1680. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYF) == (RCC_CIR_HSIRDYF));
  1681. }
  1682. /**
  1683. * @brief Check if HSE ready interrupt occurred or not
  1684. * @rmtoll CIR HSERDYF LL_RCC_IsActiveFlag_HSERDY
  1685. * @retval State of bit (1 or 0).
  1686. */
  1687. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSERDY(void)
  1688. {
  1689. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYF) == (RCC_CIR_HSERDYF));
  1690. }
  1691. /**
  1692. * @brief Check if PLL ready interrupt occurred or not
  1693. * @rmtoll CIR PLLRDYF LL_RCC_IsActiveFlag_PLLRDY
  1694. * @retval State of bit (1 or 0).
  1695. */
  1696. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLRDY(void)
  1697. {
  1698. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYF) == (RCC_CIR_PLLRDYF));
  1699. }
  1700. /**
  1701. * @brief Check if HSI14 ready interrupt occurred or not
  1702. * @rmtoll CIR HSI14RDYF LL_RCC_IsActiveFlag_HSI14RDY
  1703. * @retval State of bit (1 or 0).
  1704. */
  1705. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSI14RDY(void)
  1706. {
  1707. return (READ_BIT(RCC->CIR, RCC_CIR_HSI14RDYF) == (RCC_CIR_HSI14RDYF));
  1708. }
  1709. #if defined(RCC_HSI48_SUPPORT)
  1710. /**
  1711. * @brief Check if HSI48 ready interrupt occurred or not
  1712. * @rmtoll CIR HSI48RDYF LL_RCC_IsActiveFlag_HSI48RDY
  1713. * @retval State of bit (1 or 0).
  1714. */
  1715. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSI48RDY(void)
  1716. {
  1717. return (READ_BIT(RCC->CIR, RCC_CIR_HSI48RDYF) == (RCC_CIR_HSI48RDYF));
  1718. }
  1719. #endif /* RCC_HSI48_SUPPORT */
  1720. /**
  1721. * @brief Check if Clock security system interrupt occurred or not
  1722. * @rmtoll CIR CSSF LL_RCC_IsActiveFlag_HSECSS
  1723. * @retval State of bit (1 or 0).
  1724. */
  1725. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSECSS(void)
  1726. {
  1727. return (READ_BIT(RCC->CIR, RCC_CIR_CSSF) == (RCC_CIR_CSSF));
  1728. }
  1729. /**
  1730. * @brief Check if RCC flag Independent Watchdog reset is set or not.
  1731. * @rmtoll CSR IWDGRSTF LL_RCC_IsActiveFlag_IWDGRST
  1732. * @retval State of bit (1 or 0).
  1733. */
  1734. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_IWDGRST(void)
  1735. {
  1736. return (READ_BIT(RCC->CSR, RCC_CSR_IWDGRSTF) == (RCC_CSR_IWDGRSTF));
  1737. }
  1738. /**
  1739. * @brief Check if RCC flag Low Power reset is set or not.
  1740. * @rmtoll CSR LPWRRSTF LL_RCC_IsActiveFlag_LPWRRST
  1741. * @retval State of bit (1 or 0).
  1742. */
  1743. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LPWRRST(void)
  1744. {
  1745. return (READ_BIT(RCC->CSR, RCC_CSR_LPWRRSTF) == (RCC_CSR_LPWRRSTF));
  1746. }
  1747. /**
  1748. * @brief Check if RCC flag is set or not.
  1749. * @rmtoll CSR OBLRSTF LL_RCC_IsActiveFlag_OBLRST
  1750. * @retval State of bit (1 or 0).
  1751. */
  1752. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_OBLRST(void)
  1753. {
  1754. return (READ_BIT(RCC->CSR, RCC_CSR_OBLRSTF) == (RCC_CSR_OBLRSTF));
  1755. }
  1756. /**
  1757. * @brief Check if RCC flag Pin reset is set or not.
  1758. * @rmtoll CSR PINRSTF LL_RCC_IsActiveFlag_PINRST
  1759. * @retval State of bit (1 or 0).
  1760. */
  1761. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PINRST(void)
  1762. {
  1763. return (READ_BIT(RCC->CSR, RCC_CSR_PINRSTF) == (RCC_CSR_PINRSTF));
  1764. }
  1765. /**
  1766. * @brief Check if RCC flag POR/PDR reset is set or not.
  1767. * @rmtoll CSR PORRSTF LL_RCC_IsActiveFlag_PORRST
  1768. * @retval State of bit (1 or 0).
  1769. */
  1770. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PORRST(void)
  1771. {
  1772. return (READ_BIT(RCC->CSR, RCC_CSR_PORRSTF) == (RCC_CSR_PORRSTF));
  1773. }
  1774. /**
  1775. * @brief Check if RCC flag Software reset is set or not.
  1776. * @rmtoll CSR SFTRSTF LL_RCC_IsActiveFlag_SFTRST
  1777. * @retval State of bit (1 or 0).
  1778. */
  1779. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_SFTRST(void)
  1780. {
  1781. return (READ_BIT(RCC->CSR, RCC_CSR_SFTRSTF) == (RCC_CSR_SFTRSTF));
  1782. }
  1783. /**
  1784. * @brief Check if RCC flag Window Watchdog reset is set or not.
  1785. * @rmtoll CSR WWDGRSTF LL_RCC_IsActiveFlag_WWDGRST
  1786. * @retval State of bit (1 or 0).
  1787. */
  1788. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_WWDGRST(void)
  1789. {
  1790. return (READ_BIT(RCC->CSR, RCC_CSR_WWDGRSTF) == (RCC_CSR_WWDGRSTF));
  1791. }
  1792. #if defined(RCC_CSR_V18PWRRSTF)
  1793. /**
  1794. * @brief Check if RCC Reset flag of the 1.8 V domain is set or not.
  1795. * @rmtoll CSR V18PWRRSTF LL_RCC_IsActiveFlag_V18PWRRST
  1796. * @retval State of bit (1 or 0).
  1797. */
  1798. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_V18PWRRST(void)
  1799. {
  1800. return (READ_BIT(RCC->CSR, RCC_CSR_V18PWRRSTF) == (RCC_CSR_V18PWRRSTF));
  1801. }
  1802. #endif /* RCC_CSR_V18PWRRSTF */
  1803. /**
  1804. * @brief Set RMVF bit to clear the reset flags.
  1805. * @rmtoll CSR RMVF LL_RCC_ClearResetFlags
  1806. * @retval None
  1807. */
  1808. __STATIC_INLINE void LL_RCC_ClearResetFlags(void)
  1809. {
  1810. SET_BIT(RCC->CSR, RCC_CSR_RMVF);
  1811. }
  1812. /**
  1813. * @}
  1814. */
  1815. /** @defgroup RCC_LL_EF_IT_Management IT Management
  1816. * @{
  1817. */
  1818. /**
  1819. * @brief Enable LSI ready interrupt
  1820. * @rmtoll CIR LSIRDYIE LL_RCC_EnableIT_LSIRDY
  1821. * @retval None
  1822. */
  1823. __STATIC_INLINE void LL_RCC_EnableIT_LSIRDY(void)
  1824. {
  1825. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  1826. }
  1827. /**
  1828. * @brief Enable LSE ready interrupt
  1829. * @rmtoll CIR LSERDYIE LL_RCC_EnableIT_LSERDY
  1830. * @retval None
  1831. */
  1832. __STATIC_INLINE void LL_RCC_EnableIT_LSERDY(void)
  1833. {
  1834. SET_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  1835. }
  1836. /**
  1837. * @brief Enable HSI ready interrupt
  1838. * @rmtoll CIR HSIRDYIE LL_RCC_EnableIT_HSIRDY
  1839. * @retval None
  1840. */
  1841. __STATIC_INLINE void LL_RCC_EnableIT_HSIRDY(void)
  1842. {
  1843. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  1844. }
  1845. /**
  1846. * @brief Enable HSE ready interrupt
  1847. * @rmtoll CIR HSERDYIE LL_RCC_EnableIT_HSERDY
  1848. * @retval None
  1849. */
  1850. __STATIC_INLINE void LL_RCC_EnableIT_HSERDY(void)
  1851. {
  1852. SET_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  1853. }
  1854. /**
  1855. * @brief Enable PLL ready interrupt
  1856. * @rmtoll CIR PLLRDYIE LL_RCC_EnableIT_PLLRDY
  1857. * @retval None
  1858. */
  1859. __STATIC_INLINE void LL_RCC_EnableIT_PLLRDY(void)
  1860. {
  1861. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  1862. }
  1863. /**
  1864. * @brief Enable HSI14 ready interrupt
  1865. * @rmtoll CIR HSI14RDYIE LL_RCC_EnableIT_HSI14RDY
  1866. * @retval None
  1867. */
  1868. __STATIC_INLINE void LL_RCC_EnableIT_HSI14RDY(void)
  1869. {
  1870. SET_BIT(RCC->CIR, RCC_CIR_HSI14RDYIE);
  1871. }
  1872. #if defined(RCC_HSI48_SUPPORT)
  1873. /**
  1874. * @brief Enable HSI48 ready interrupt
  1875. * @rmtoll CIR HSI48RDYIE LL_RCC_EnableIT_HSI48RDY
  1876. * @retval None
  1877. */
  1878. __STATIC_INLINE void LL_RCC_EnableIT_HSI48RDY(void)
  1879. {
  1880. SET_BIT(RCC->CIR, RCC_CIR_HSI48RDYIE);
  1881. }
  1882. #endif /* RCC_HSI48_SUPPORT */
  1883. /**
  1884. * @brief Disable LSI ready interrupt
  1885. * @rmtoll CIR LSIRDYIE LL_RCC_DisableIT_LSIRDY
  1886. * @retval None
  1887. */
  1888. __STATIC_INLINE void LL_RCC_DisableIT_LSIRDY(void)
  1889. {
  1890. CLEAR_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  1891. }
  1892. /**
  1893. * @brief Disable LSE ready interrupt
  1894. * @rmtoll CIR LSERDYIE LL_RCC_DisableIT_LSERDY
  1895. * @retval None
  1896. */
  1897. __STATIC_INLINE void LL_RCC_DisableIT_LSERDY(void)
  1898. {
  1899. CLEAR_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  1900. }
  1901. /**
  1902. * @brief Disable HSI ready interrupt
  1903. * @rmtoll CIR HSIRDYIE LL_RCC_DisableIT_HSIRDY
  1904. * @retval None
  1905. */
  1906. __STATIC_INLINE void LL_RCC_DisableIT_HSIRDY(void)
  1907. {
  1908. CLEAR_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  1909. }
  1910. /**
  1911. * @brief Disable HSE ready interrupt
  1912. * @rmtoll CIR HSERDYIE LL_RCC_DisableIT_HSERDY
  1913. * @retval None
  1914. */
  1915. __STATIC_INLINE void LL_RCC_DisableIT_HSERDY(void)
  1916. {
  1917. CLEAR_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  1918. }
  1919. /**
  1920. * @brief Disable PLL ready interrupt
  1921. * @rmtoll CIR PLLRDYIE LL_RCC_DisableIT_PLLRDY
  1922. * @retval None
  1923. */
  1924. __STATIC_INLINE void LL_RCC_DisableIT_PLLRDY(void)
  1925. {
  1926. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  1927. }
  1928. /**
  1929. * @brief Disable HSI14 ready interrupt
  1930. * @rmtoll CIR HSI14RDYIE LL_RCC_DisableIT_HSI14RDY
  1931. * @retval None
  1932. */
  1933. __STATIC_INLINE void LL_RCC_DisableIT_HSI14RDY(void)
  1934. {
  1935. CLEAR_BIT(RCC->CIR, RCC_CIR_HSI14RDYIE);
  1936. }
  1937. #if defined(RCC_HSI48_SUPPORT)
  1938. /**
  1939. * @brief Disable HSI48 ready interrupt
  1940. * @rmtoll CIR HSI48RDYIE LL_RCC_DisableIT_HSI48RDY
  1941. * @retval None
  1942. */
  1943. __STATIC_INLINE void LL_RCC_DisableIT_HSI48RDY(void)
  1944. {
  1945. CLEAR_BIT(RCC->CIR, RCC_CIR_HSI48RDYIE);
  1946. }
  1947. #endif /* RCC_HSI48_SUPPORT */
  1948. /**
  1949. * @brief Checks if LSI ready interrupt source is enabled or disabled.
  1950. * @rmtoll CIR LSIRDYIE LL_RCC_IsEnabledIT_LSIRDY
  1951. * @retval State of bit (1 or 0).
  1952. */
  1953. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSIRDY(void)
  1954. {
  1955. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYIE) == (RCC_CIR_LSIRDYIE));
  1956. }
  1957. /**
  1958. * @brief Checks if LSE ready interrupt source is enabled or disabled.
  1959. * @rmtoll CIR LSERDYIE LL_RCC_IsEnabledIT_LSERDY
  1960. * @retval State of bit (1 or 0).
  1961. */
  1962. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSERDY(void)
  1963. {
  1964. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYIE) == (RCC_CIR_LSERDYIE));
  1965. }
  1966. /**
  1967. * @brief Checks if HSI ready interrupt source is enabled or disabled.
  1968. * @rmtoll CIR HSIRDYIE LL_RCC_IsEnabledIT_HSIRDY
  1969. * @retval State of bit (1 or 0).
  1970. */
  1971. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSIRDY(void)
  1972. {
  1973. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYIE) == (RCC_CIR_HSIRDYIE));
  1974. }
  1975. /**
  1976. * @brief Checks if HSE ready interrupt source is enabled or disabled.
  1977. * @rmtoll CIR HSERDYIE LL_RCC_IsEnabledIT_HSERDY
  1978. * @retval State of bit (1 or 0).
  1979. */
  1980. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSERDY(void)
  1981. {
  1982. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYIE) == (RCC_CIR_HSERDYIE));
  1983. }
  1984. /**
  1985. * @brief Checks if PLL ready interrupt source is enabled or disabled.
  1986. * @rmtoll CIR PLLRDYIE LL_RCC_IsEnabledIT_PLLRDY
  1987. * @retval State of bit (1 or 0).
  1988. */
  1989. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLRDY(void)
  1990. {
  1991. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYIE) == (RCC_CIR_PLLRDYIE));
  1992. }
  1993. /**
  1994. * @brief Checks if HSI14 ready interrupt source is enabled or disabled.
  1995. * @rmtoll CIR HSI14RDYIE LL_RCC_IsEnabledIT_HSI14RDY
  1996. * @retval State of bit (1 or 0).
  1997. */
  1998. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSI14RDY(void)
  1999. {
  2000. return (READ_BIT(RCC->CIR, RCC_CIR_HSI14RDYIE) == (RCC_CIR_HSI14RDYIE));
  2001. }
  2002. #if defined(RCC_HSI48_SUPPORT)
  2003. /**
  2004. * @brief Checks if HSI48 ready interrupt source is enabled or disabled.
  2005. * @rmtoll CIR HSI48RDYIE LL_RCC_IsEnabledIT_HSI48RDY
  2006. * @retval State of bit (1 or 0).
  2007. */
  2008. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSI48RDY(void)
  2009. {
  2010. return (READ_BIT(RCC->CIR, RCC_CIR_HSI48RDYIE) == (RCC_CIR_HSI48RDYIE));
  2011. }
  2012. #endif /* RCC_HSI48_SUPPORT */
  2013. /**
  2014. * @}
  2015. */
  2016. #if defined(USE_FULL_LL_DRIVER)
  2017. /** @defgroup RCC_LL_EF_Init De-initialization function
  2018. * @{
  2019. */
  2020. ErrorStatus LL_RCC_DeInit(void);
  2021. /**
  2022. * @}
  2023. */
  2024. /** @defgroup RCC_LL_EF_Get_Freq Get system and peripherals clocks frequency functions
  2025. * @{
  2026. */
  2027. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks);
  2028. uint32_t LL_RCC_GetUSARTClockFreq(uint32_t USARTxSource);
  2029. uint32_t LL_RCC_GetI2CClockFreq(uint32_t I2CxSource);
  2030. #if defined(USB_OTG_FS) || defined(USB)
  2031. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource);
  2032. #endif /* USB_OTG_FS || USB */
  2033. #if defined(CEC)
  2034. uint32_t LL_RCC_GetCECClockFreq(uint32_t CECxSource);
  2035. #endif /* CEC */
  2036. /**
  2037. * @}
  2038. */
  2039. #endif /* USE_FULL_LL_DRIVER */
  2040. /**
  2041. * @}
  2042. */
  2043. /**
  2044. * @}
  2045. */
  2046. #endif /* RCC */
  2047. /**
  2048. * @}
  2049. */
  2050. #ifdef __cplusplus
  2051. }
  2052. #endif
  2053. #endif /* __STM32F0xx_LL_RCC_H */